blob: 4aa496131c848dbcd41da4881dcb3c39e6b80546 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
|
# SPDX-License-Identifier: GPL-2.0-only
config SOC_SIFIVE_FU540
bool
select ARCH_RISCV_RV64
select ARCH_RISCV_S
select ARCH_RISCV_U
select ARCH_RISCV_PMP
select ARCH_BOOTBLOCK_RISCV
select ARCH_VERSTAGE_RISCV
select ARCH_ROMSTAGE_RISCV
select ARCH_RAMSTAGE_RISCV
select DRIVERS_UART_SIFIVE
select RISCV_USE_ARCH_TIMER
select UART_OVERRIDE_REFCLK
select RISCV_HAS_OPENSBI
if SOC_SIFIVE_FU540
config MEMLAYOUT_LD_FILE
string
default "src/soc/sifive/fu540/memlayout.ld"
config RISCV_ARCH
string
default "rv64imac"
config RISCV_ABI
string
default "lp64"
config RISCV_CODEMODEL
string
default "medany"
config MAX_CPUS
int
default 5
config RISCV_WORKING_HARTID
int
default 0
config OPENSBI_PLATFORM
string
default "sifive/fu540"
config OPENSBI_TEXT_START
hex
default 0x80000000
endif
|