aboutsummaryrefslogtreecommitdiff
path: root/src/northbridge/intel/pineview/bootblock.c
blob: 1c04c28b98893d1ab85f4021db6b75f4fd7222a6 (plain)
1
2
3
4
5
6
7
8
#include <arch/io.h>
#define PCIEXBAR 0x60

static void bootblock_northbridge_init(void)
{
	pci_io_write_config32(PCI_DEV(0,0,0), PCIEXBAR,
		CONFIG_MMCONF_BASE_ADDRESS | 4 | 1);
}