aboutsummaryrefslogtreecommitdiff
path: root/src/northbridge/intel/i82810/i82810.h
blob: 28a5ca1979c5ab07bf94826c8461c1075a10485c (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
/*
 * This file is part of the coreboot project.
 *
 * Copyright (C) 2007 Corey Osgood <corey.osgood@gmail.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

#ifndef NORTHBRIDGE_INTEL_I82810_I82810_H
#define NORTHBRIDGE_INTEL_I82810_I82810_H

/*
 * Datasheet:
 *   - Name: Intel 810 Chipset:
 *           82810/82810-DC100 Graphics and Memory Controller Hub (GMCH)
 *   - URL: http://www.intel.com/design/chipsets/datashts/290656.htm
 *   - PDF: ftp://download.intel.com/design/chipsets/datashts/29065602.pdf
 *   - Order Number: 290656-002
 */

/*
 * PCI Configuration Registers.
 *
 * Any addresses between 0x50 and 0xff not listed below are reserved and
 * should not be touched.
 */

#define GMCHCFG	0x50		/* GMCH Configuration */
#define PAMR	0x51		/* Programmable Attributes */
#define DRP	0x52		/* DRAM Row Population */
#define DRAMT	0x53		/* DRAM Timing */
#define FDHC	0x58		/* Fixed DRAM Hole Control */
#define SMRAM	0x70		/* System Management RAM Control */
#define MISSC	0x72		/* Miscellaneous Control */
#define MISSC2	0x80		/* Miscellaneous Control 2 */
#define BUFF_SC	0x92		/* System Memory Buffer Strength Control */

int smbus_read_byte(u8 device, u8 address);

#endif