summaryrefslogtreecommitdiff
path: root/src/mainboard/supermicro/x11-lga1151-series/devicetree.cb
blob: 76aec3f0ab5bf68befe1ac07f88b8849de5e0bb1 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
chip soc/intel/skylake

	# FSP Configuration
	register "SkipExtGfxScan" = "1"
	register "SaGv" = "SaGv_Disabled"

	# SATA configuration
	register "SataSalpSupport" = "1"
	register "SataPortsEnable" = "{ \
		[0]	= 1, \
		[1]	= 1, \
		[2]	= 1, \
		[3]	= 1, \
		[4]	= 1, \
		[5]	= 1, \
		[6]	= 1, \
		[7]	= 1, \
	}"

	# LPC
	register "serirq_mode" = "SERIRQ_CONTINUOUS"

	# Enabling SLP_S0, SLP_S3#, SLP_S4#, SLP_SUS and SLP_A Stretch
	register "s0ix_enable"			= "1"
	register "PmConfigSlpS3MinAssert"	= "SLP_S3_MIN_ASSERT_50MS"
	register "PmConfigSlpS4MinAssert"	= "SLP_S4_MIN_ASSERT_4S"
	register "PmConfigSlpSusMinAssert"	= "SLP_SUS_MIN_ASSERT_4S"
	register "PmConfigSlpAMinAssert"	= "SLP_A_MIN_ASSERT_2S"

	# Lock Down
	register "common_soc_config" = "{
	.chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
	}"

	device cpu_cluster 0 on
		device lapic 0 on end
	end
	device domain 0 on
		device pci 00.0 on  end	# Host Bridge
		device pci 01.0 off end	# CPU PCIe Port 10 (x16)
		device pci 01.1 off end	# CPU PCIe Port 11 (x8)
		device pci 01.2 off end	# CPU PCIe Port 12 (x4)
		device pci 02.0 off end	# Integrated Graphics Device (IGD)
		device pci 04.0 on  end	# SA thermal subsystem
		device pci 05.0 off end	# Imaging Unit
		device pci 08.0 off end	# Gaussion Mixture Model (GMM)
		device pci 13.0 off end	# Integrated Sensor Hub
		device pci 14.0 on  end	# USB xHCI
		device pci 14.1 off end	# USB xDCI (OTG)
		device pci 14.2 on  end	# Thermal Subsystem
		device pci 15.0 off end	# I2C #0
		device pci 15.1 off end	# I2C #1
		device pci 15.2 off end	# I2C #2
		device pci 15.3 off end	# I2C #3
		device pci 16.0 on  end	# Management Engine Interface 1
		device pci 16.1 off end	# Management Engine Interface 2
		device pci 16.2 off end	# Management Engine IDE-R
		device pci 16.3 off end	# Management Engine KT Redirection
		device pci 16.4 off end	# Management Engine Interface 3
		device pci 17.0 on  end	# SATA
		device pci 19.0 off end	# UART #2
		device pci 19.1 off end	# I2C #5
		device pci 19.2 off end	# I2C #4
		device pci 1b.0 off end	# PCH PCIe Port 17
		device pci 1b.1 off end	# PCH PCIe Port 18
		device pci 1b.2 off end	# PCH PCIe Port 19
		device pci 1b.3 off end	# PCH PCIe Port 20
		device pci 1c.0 off end	# PCH PCIe Port  1
		device pci 1c.1 off end	# PCH PCIe Port  2
		device pci 1c.2 off end	# PCH PCIe Port  3
		device pci 1c.3 off end	# PCH PCIe Port  4
		device pci 1c.4 off end	# PCH PCIe Port  5
		device pci 1c.5 off end	# PCH PCIe Port  6
		device pci 1c.6 off end	# PCH PCIe Port  7
		device pci 1c.7 off end	# PCH PCIe Port  8
		device pci 1d.0 off end	# PCH PCIe Port  9
		device pci 1d.1 off end	# PCH PCIe Port 10
		device pci 1d.2 off end	# PCH PCIe Port 11
		device pci 1d.3 off end	# PCH PCIe Port 12
		device pci 1d.4 off end	# PCH PCIe Port 13
		device pci 1d.5 off end	# PCH PCIe Port 14
		device pci 1d.6 off end	# PCH PCIe Port 15
		device pci 1d.7 off end	# PCH PCIe Port 16
		device pci 1e.0 off end	# UART #0
		device pci 1e.1 off end	# UART #1
		device pci 1e.2 off end	# SPI #0
		device pci 1e.6 off end # SDXC
		device pci 1f.0 on	# LPC Interface
			chip superio/common
				device pnp 2e.0 on  end
			end
			chip drivers/pc80/tpm	# TPM
				device pnp 0c31.0 on  end
			end
		end
		device pci 1f.1 on  end	# P2SB
		device pci 1f.2 on  end	# Power Management Controller
		device pci 1f.3 off end	# Intel HDA
		device pci 1f.4 on  end	# SMBus
		device pci 1f.5 on  end	# SPI Controller
		device pci 1f.6 off end	# GbE
		device pci 1f.7 off end	# Intel Trace Hub
	end
end