aboutsummaryrefslogtreecommitdiff
path: root/src/mainboard/ocp/tiogapass/skxsp_tp_gpio.h
blob: 44098b1290ed6b44e4bcc0277545425077688101 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
/*
 * This file is part of the coreboot project.
 *
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

#ifndef _SKXSP_TP_GPIO_H_
#define _SKXSP_TP_GPIO_H_

#include <gpio_fsp.h>
#include <soc/gpio_soc_defs.h>

/*
 *  OCP TiogaPass Gpio Pad Configuration
 */
static const UPD_GPIO_INIT_CONFIG tp_gpio_table[] = {
	{GPIO_SKL_H_GPP_A0, {
		GpioPadModeGpio,    GpioHostOwnGpio, GpioDirIn,    GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_0_LPC_RCIN_N_ESPI_ALERT1_N
	{GPIO_SKL_H_GPP_A1, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_1_LAD_0_ESPI_IO_0
	{GPIO_SKL_H_GPP_A2, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_2_LAD_1_ESPI_IO_1
	{GPIO_SKL_H_GPP_A3, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_3_LAD_2_ESPI_IO_2
	{GPIO_SKL_H_GPP_A4, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_4_LAD_3_ESPI_IO_3
	{GPIO_SKL_H_GPP_A5, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_5_LPC_LFRAME_N_ESPI_CS0_N
	{GPIO_SKL_H_GPP_A6, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_6_IRQ_LPC_SERIRQ_ESPI_CS1_N
	{GPIO_SKL_H_GPP_A7, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_7_IRQ_LPC_PIRQA_N_ESPI_ALERT0_N
	{GPIO_SKL_H_GPP_A8, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_8_FM_LPC_CLKRUN_N
	{GPIO_SKL_H_GPP_A9, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_9_CLKOUT_LPC0_ESPI_CLK
	{GPIO_SKL_H_GPP_A10, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_10_CLKOUT_LPC1
	{GPIO_SKL_H_GPP_A11, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_11_FM_LPC_PME_N
	{GPIO_SKL_H_GPP_A12, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_12_BMBUSY_N_SXEXITHLDOFF_N
	{GPIO_SKL_H_GPP_A13, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_13_SUSWARN_N_SUSPWRDNACK
	{GPIO_SKL_H_GPP_A14, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_14_ESPI_RESET_N
	{GPIO_SKL_H_GPP_A15, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_15_SUSACK_N
	{GPIO_SKL_H_GPP_A16, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_16_CLKOUT_LPC2
	{GPIO_SKL_H_GPP_A17, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_17
	{GPIO_SKL_H_GPP_A18, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_18
	//		{GPIO_SKL_H_GPP_A19, {} }, //GPP_A_19, controlled by ME
	{GPIO_SKL_H_GPP_A20, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} },//GPP_A_20
	{GPIO_SKL_H_GPP_A21, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutLow,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_21
	{GPIO_SKL_H_GPP_A22, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_22
	{GPIO_SKL_H_GPP_A23, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_A_23

	{GPIO_SKL_H_GPP_B0,  {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_0_CORE_VID_0
	{GPIO_SKL_H_GPP_B1,  {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_1_CORE_VID_1
	{GPIO_SKL_H_GPP_B2,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_2_VRALERT_N
	{GPIO_SKL_H_GPP_B3,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_3_CPU_GP2
	{GPIO_SKL_H_GPP_B4,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_4_CPU_GP3
	{GPIO_SKL_H_GPP_B5,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_5_SRCCLKREQ0_N
	{GPIO_SKL_H_GPP_B6,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_6_SRCCLKREQ1_N
	{GPIO_SKL_H_GPP_B7,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_7_SRCCLKREQ2_N
	{GPIO_SKL_H_GPP_B8,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_8_SRCCLKREQ3_N
	{GPIO_SKL_H_GPP_B9,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_9_SRCCLKREQ4_N
	{GPIO_SKL_H_GPP_B10, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_10_SRCCLKREQ5_N
	{GPIO_SKL_H_GPP_B11, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutLow,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_11
	{GPIO_SKL_H_GPP_B12, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_12_GLB_RST_WARN_N
	{GPIO_SKL_H_GPP_B13, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_13_RST_PLTRST_N
	{GPIO_SKL_H_GPP_B14, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_14_FM_PCH_BIOS_RCVR_SPKR
	{GPIO_SKL_H_GPP_B15, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_15
	{GPIO_SKL_H_GPP_B16, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_16
	{GPIO_SKL_H_GPP_B17, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_17
	{GPIO_SKL_H_GPP_B18, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_18
	{GPIO_SKL_H_GPP_B19, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutLow,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_19
	{GPIO_SKL_H_GPP_B20, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_20
	{GPIO_SKL_H_GPP_B21, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_21
	{GPIO_SKL_H_GPP_B22, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_22
	{GPIO_SKL_H_GPP_B23, {
		GpioPadModeNative2, GpioHostOwnGpio, GpioDirOut,   GpioOutLow,
		GpioIntDis, GpioResetPwrGood, GpioTermNone, GpioPadConfigLock
		} }, //GPP_B_23_MEIE_SML1ALRT_N_PHOT_N

//		{GPIO_SKL_H_GPP_C0,  {} }, //GPP_C_0_SMBCLK, controlled by ME
//		{GPIO_SKL_H_GPP_C1,  {} }, //GPP_C_1_SMBDATA, controlled by ME
	{GPIO_SKL_H_GPP_C2,  {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_2_SMBALERT_N
//		{GPIO_SKL_H_GPP_C3,  {} }, //GPP_C_3_SML0CLK_IE, controlled by ME
//		{GPIO_SKL_H_GPP_C4,  {} }, //GPP_C_4_SML0DATA_IE, controlled by ME
	{GPIO_SKL_H_GPP_C5,  {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_5_SML0ALERT_IE_N
//		{GPIO_SKL_H_GPP_C6,  {} }, //GPP_C_6_SML1CLK_IE, controlled by ME
//		{GPIO_SKL_H_GPP_C7,  {} }, //GPP_C_7_SML1DATA_IE, controlled by ME
	{GPIO_SKL_H_GPP_C8,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_8
	{GPIO_SKL_H_GPP_C9,  {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut, GpioOutLow,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_9
	{GPIO_SKL_H_GPP_C10, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutLow,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_10
	{GPIO_SKL_H_GPP_C11, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,	GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_11
	{GPIO_SKL_H_GPP_C12, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutLow,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_12
	{GPIO_SKL_H_GPP_C13, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutLow,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_13
	{GPIO_SKL_H_GPP_C14, {
		GpioPadModeGpio, GpioHostOwnAcpi, GpioDirIn, GpioOutDefault,
		GpioIntLevel | GpioIntSci, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_14
	{GPIO_SKL_H_GPP_C15, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_15
	{GPIO_SKL_H_GPP_C16, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_16
	{GPIO_SKL_H_GPP_C17, {
		GpioPadModeGpio,		GpioHostOwnGpio, GpioDirIn, GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_17
	{GPIO_SKL_H_GPP_C18, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_18
	{GPIO_SKL_H_GPP_C19, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_19
//		{GPIO_SKL_H_GPP_C20, {} }, //GPP_C_20, controlled by ME
	{GPIO_SKL_H_GPP_C21, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_21
	{GPIO_SKL_H_GPP_C22, {
		GpioPadModeGpio, GpioHostOwnAcpi, GpioDirIn, GpioOutDefault,
		GpioIntLevel | GpioIntSmi, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_22
	{GPIO_SKL_H_GPP_C23, {
		GpioPadModeGpio, GpioHostOwnAcpi, GpioDirIn, GpioOutDefault,
		GpioIntLevel | GpioIntSmi, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_C_23

	{GPIO_SKL_H_GPP_D0, {
		GpioPadModeGpio, GpioHostOwnAcpi, GpioDirIn,		GpioOutDefault,
		GpioIntLevel | GpioIntSmi, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_0
	{GPIO_SKL_H_GPP_D1, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_1
	{GPIO_SKL_H_GPP_D2, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_2
	{GPIO_SKL_H_GPP_D3, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_3
	{GPIO_SKL_H_GPP_D4, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutLow,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_4
	{GPIO_SKL_H_GPP_D5, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_5
	{GPIO_SKL_H_GPP_D6, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_6
	{GPIO_SKL_H_GPP_D7, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_7
	{GPIO_SKL_H_GPP_D8, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_8
	{GPIO_SKL_H_GPP_D9, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_9_SSATA_DEVSLP3
	{GPIO_SKL_H_GPP_D10, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_10_SSATA_DEVSLP4
	{GPIO_SKL_H_GPP_D11, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_11_SSATA_DEVSLP5
	{GPIO_SKL_H_GPP_D12, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_12_SSATA_SDATAOUT1
	{GPIO_SKL_H_GPP_D13, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_13_SML0BLCK_IE
	{GPIO_SKL_H_GPP_D14, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn, GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_14_SML0BDATA_IE
	{GPIO_SKL_H_GPP_D15, {
		GpioPadModeNative3, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_15_SSATA_SDATAOUT0
	{GPIO_SKL_H_GPP_D16, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_16_SML0BALERT_IE_N
	{GPIO_SKL_H_GPP_D17, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_17
	{GPIO_SKL_H_GPP_D18, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_18
	{GPIO_SKL_H_GPP_D19, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutLow,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock | GpioOutputStateLock
		} }, //GPP_D_19
	{GPIO_SKL_H_GPP_D20, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_20_TP_PCH_GPP_D_20
	{GPIO_SKL_H_GPP_D21, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_21_IE_URAT_RX
	{GPIO_SKL_H_GPP_D22, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_22_IE_URAT_TX
	{GPIO_SKL_H_GPP_D23, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_D_23

	{GPIO_SKL_H_GPP_E0, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntLevel | GpioIntSmi, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_0_SATAXPCIE0_SATAGP0
	{GPIO_SKL_H_GPP_E1, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntLevel | GpioIntSmi, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_1_SATAXPCIE1_SATAGP1
	{GPIO_SKL_H_GPP_E2, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_2_SATAXPCIE2_SATAGP2
	{GPIO_SKL_H_GPP_E3, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_3_CPU_GP0
	{GPIO_SKL_H_GPP_E4, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_4_SATA_DEVSLP0
	{GPIO_SKL_H_GPP_E5, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_5_SATA_DEVSLP1
	{GPIO_SKL_H_GPP_E6, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_6_SATA_DEVSLP2
	{GPIO_SKL_H_GPP_E7, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_7_CPU_GP1
	{GPIO_SKL_H_GPP_E8, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_8_SATA_LED_N
	{GPIO_SKL_H_GPP_E9, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_9_USB2_OC0_N
	{GPIO_SKL_H_GPP_E10, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_10_USB2_OC1_N
	{GPIO_SKL_H_GPP_E11, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_11_USB2_OC2_N
	{GPIO_SKL_H_GPP_E12, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_E_12_USB2_OC3_N

	{GPIO_SKL_H_GPP_F0, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_0_SATAXPCIE3_SATAGP3
	{GPIO_SKL_H_GPP_F1, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_1_SATAXPCIE4_SATAGP4
	{GPIO_SKL_H_GPP_F2, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_2_SATAXPCIE5_SATAGP5
	{GPIO_SKL_H_GPP_F3, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_3_SATAXPCIE6_SATAGP6
	{GPIO_SKL_H_GPP_F4, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_4_SATAXPCIE7_SATAGP7
	{GPIO_SKL_H_GPP_F5, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_5_SATA_DEVSLP3
	{GPIO_SKL_H_GPP_F6, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_6_SATA_DEVSLP4
	{GPIO_SKL_H_GPP_F7, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_7_SATA_DEVSLP5
	{GPIO_SKL_H_GPP_F8, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_8_SATA_DEVSLP6
	{GPIO_SKL_H_GPP_F9, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_9_SATA_DEVSLP7
	{GPIO_SKL_H_GPP_F10, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_10_SATA_SCLOCK
	{GPIO_SKL_H_GPP_F11, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_11_SATA_SLOAD
	{GPIO_SKL_H_GPP_F12, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_12_SATA_SDATAOUT1
	{GPIO_SKL_H_GPP_F13, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_13_SATA_SDATAOUT0
	{GPIO_SKL_H_GPP_F14, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_14_SSATA_LED_N
	{GPIO_SKL_H_GPP_F15, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_15_USB2_OC4_N
	{GPIO_SKL_H_GPP_F16, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_16_USB2_OC5_N
	{GPIO_SKL_H_GPP_F17, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_17_USB2_OC6_N
	{GPIO_SKL_H_GPP_F18, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_18_USB2_OC7_N
	{GPIO_SKL_H_GPP_F19, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_19_LAN_SMBCLK
	{GPIO_SKL_H_GPP_F20, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_20_LAN_SMBDATA
	{GPIO_SKL_H_GPP_F21, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_21_LAN_SMBALERT_N
	{GPIO_SKL_H_GPP_F22, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_22_SSATA_SCLOCK
	{GPIO_SKL_H_GPP_F23, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_F_23_SSATA_SLOAD

	{GPIO_SKL_H_GPP_G0, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_0_FANTACH0_FANTACH0IE
	{GPIO_SKL_H_GPP_G1, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_1_FANTACH1_FANTACH1IE
	{GPIO_SKL_H_GPP_G2, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_2_FANTACH2_FANTACH2IE
	{GPIO_SKL_H_GPP_G3, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_3_FANTACH3_FANTACH3IE
	{GPIO_SKL_H_GPP_G4, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_4_FANTACH4_FANTACH4IE
	{GPIO_SKL_H_GPP_G5, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_5_FANTACH5_FANTACH5IE
	{GPIO_SKL_H_GPP_G6, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_6_FANTACH6_FANTACH6IE
	{GPIO_SKL_H_GPP_G7, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_7_FANTACH7_FANTACH7IE
	{GPIO_SKL_H_GPP_G8, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_8_FANPWM0_FANPWM0IE
	{GPIO_SKL_H_GPP_G9, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_9_FANPWM1_FANPWM1IE
	{GPIO_SKL_H_GPP_G10, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_10_FANPWM2_FANPWM2IE
	{GPIO_SKL_H_GPP_G11, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_11_FANPWM3_FANPWM3IE
	{GPIO_SKL_H_GPP_G12, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_12
	{GPIO_SKL_H_GPP_G13, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_13
	{GPIO_SKL_H_GPP_G14, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_14
	{GPIO_SKL_H_GPP_G15, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_15
	{GPIO_SKL_H_GPP_G16, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_16
	{GPIO_SKL_H_GPP_G17, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_17_ADR_COMPLETE
	{GPIO_SKL_H_GPP_G18, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_18_FM_NMI_EVENT_N
	{GPIO_SKL_H_GPP_G19, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_19_FM_SMI_ACTIVE_N
//		{GPIO_SKL_H_GPP_G20, {} }, //GPP_G_20_SSATA_DEVSLP0, controlled by ME
	{GPIO_SKL_H_GPP_G21, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_21_SSATA_DEVSLP1
	{GPIO_SKL_H_GPP_G22, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_22_SSATA_DEVSLP2
	{GPIO_SKL_H_GPP_G23, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_G_23_SSATAXPCIE0_SSATAGP0

	{GPIO_SKL_H_GPP_H0, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_0_SRCCLKREQ6_N
	{GPIO_SKL_H_GPP_H1, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_1_SRCCLKREQ7_N
	{GPIO_SKL_H_GPP_H2, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_2_SRCCLKREQ8_N
	{GPIO_SKL_H_GPP_H3, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_3_SRCCLKREQ9_N
	{GPIO_SKL_H_GPP_H4, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_4_SRCCLKREQ10_N
//		{GPIO_SKL_H_GPP_H5,  {} }, //GPP_H_5_SRCCLKREQ11_N
	{GPIO_SKL_H_GPP_H6, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_6_SRCCLKREQ12_N
	{GPIO_SKL_H_GPP_H7, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_7_SRCCLKREQ13_N
	{GPIO_SKL_H_GPP_H8, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_8_SRCCLKREQ14_N
	{GPIO_SKL_H_GPP_H9, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_9_SRCCLKREQ15_N
//		{GPIO_SKL_H_GPP_H10, {} }, //GPP_H_10_SML2CLK_IE
//		{GPIO_SKL_H_GPP_H11, {} }, //GPP_H_11_SML2DATA_IE
	{GPIO_SKL_H_GPP_H12, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_12_SML2ALERT_N_IE
//		{GPIO_SKL_H_GPP_H13, {} }, //GPP_H_13_SML3CLK_IE
//		{GPIO_SKL_H_GPP_H14, {} }, //GPP_H_14_SML3DATA_IE
	{GPIO_SKL_H_GPP_H15, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_15_SML3ALERT_N_IE
//		{GPIO_SKL_H_GPP_H16, {} }, //GPP_H_16_SML4CLK_IE
//		{GPIO_SKL_H_GPP_H17, {} }, //GPP_H_17_SML4DATA_IE
	{GPIO_SKL_H_GPP_H18, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_18_SML4ALERT_N_IE
	{GPIO_SKL_H_GPP_H19, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetNormal, GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_19_SSATAXPCIE1_SSATAGP1
	{GPIO_SKL_H_GPP_H20, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_20_SSATAXPCIE2_SSATAGP2
	{GPIO_SKL_H_GPP_H21, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_21_SSATAXPCIE3_SSATAGP3
	{GPIO_SKL_H_GPP_H22, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_22_SSATAXPCIE4_SSATAGP4
	{GPIO_SKL_H_GPP_H23, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep, GpioTermNone, GpioPadConfigLock
		} }, //GPP_H_23_SSATAXPCIE5_SSATAGP5

	{GPIO_SKL_H_GPP_I0, {
		GpioPadModeNative2, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_0_GBE_TDO
	{GPIO_SKL_H_GPP_I1, {
		GpioPadModeNative2, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_1_GBE_TCK
	{GPIO_SKL_H_GPP_I2, {
		GpioPadModeNative2, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_2_GBE_TMS
	{GPIO_SKL_H_GPP_I3, {
		GpioPadModeNative2, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_3_GBE_TDI
	{GPIO_SKL_H_GPP_I4, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_4_DO_RESET_IN_N
	{GPIO_SKL_H_GPP_I5, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_5_DO_RESET_OUT_N
	{GPIO_SKL_H_GPP_I6, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_6_RESET_DONE
	{GPIO_SKL_H_GPP_I7, {
		GpioPadModeNative2, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_7_JTAG_GBE_TRST_N
	{GPIO_SKL_H_GPP_I8, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_8_GBE_PCI_DIS
	{GPIO_SKL_H_GPP_I9, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_9_GBE_LAN_DIS
	{GPIO_SKL_H_GPP_I10, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_I_10

	{GPIO_SKL_H_GPP_J0, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_0_LAN_LED_P0_0
	{GPIO_SKL_H_GPP_J1, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_1_LAN_LED_P0_1
	{GPIO_SKL_H_GPP_J2, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_2_LAN_LED_P1_0
	{GPIO_SKL_H_GPP_J3, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_3_LAN_LED_P1_1
	{GPIO_SKL_H_GPP_J4, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_4_LAN_LED_P2_0
	{GPIO_SKL_H_GPP_J5, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_5_LAN_LED_P2_1
	{GPIO_SKL_H_GPP_J6, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_6_LAN_LED_P3_0
	{GPIO_SKL_H_GPP_J7, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_7_LAN_LED_P3_1
	{GPIO_SKL_H_GPP_J8, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_8_LAN_I2C_SCL_MDC_P0
	{GPIO_SKL_H_GPP_J9, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_9_LAN_I2C_SDA_MDIO_P0
	{GPIO_SKL_H_GPP_J10, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_10_LAN_I2C_SCL_MDC_P1
	{GPIO_SKL_H_GPP_J11, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_11_LAN_I2C_SDA_MDIO_P1
	{GPIO_SKL_H_GPP_J12, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_12_LAN_I2C_SCL_MDC_P2
	{GPIO_SKL_H_GPP_J13, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_13_LAN_I2C_SDA_MDIO_P2
	{GPIO_SKL_H_GPP_J14, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_14_LAN_I2C_SCL_MDC_P3
	{GPIO_SKL_H_GPP_J15, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_15_LAN_I2C_SDA_MDIO_P3
	{GPIO_SKL_H_GPP_J16, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_16_LAN_SDP_P0_0
	{GPIO_SKL_H_GPP_J17, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_17_LAN_SDP_P0_1
	{GPIO_SKL_H_GPP_J18, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_18_LAN_SDP_P1_0
	{GPIO_SKL_H_GPP_J19, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_19_LAN_SDP_P1_1
	{GPIO_SKL_H_GPP_J20, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_20_LAN_SDP_P2_0
	{GPIO_SKL_H_GPP_J21, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_21_LAN_SDP_P2_1
	{GPIO_SKL_H_GPP_J22, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_22_LAN_SDP_P3_0
	{GPIO_SKL_H_GPP_J23, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_J_23_LAN_SDP_P3_1

	{GPIO_SKL_H_GPP_K0, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_0_LAN_NCSI_CLK_IN
	{GPIO_SKL_H_GPP_K1, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_1_LAN_NCSI_TXD0
	{GPIO_SKL_H_GPP_K2, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_2_LAN_NCSI_TXD1
	{GPIO_SKL_H_GPP_K3, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_3_LAN_NCSI_TX_EN
	{GPIO_SKL_H_GPP_K4, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_4_LAN_NCSI_CRS_DV
	{GPIO_SKL_H_GPP_K5, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_5_LAN_NCSI_RXD0
	{GPIO_SKL_H_GPP_K6, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_6_LAN_NCSI_RXD1
	{GPIO_SKL_H_GPP_K7, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirInOut, GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_7
	{GPIO_SKL_H_GPP_K8, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,  GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_8_LAN_NCSI_ARB_IN
	{GPIO_SKL_H_GPP_K9, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_9_LAN_NCSI_ARB_OUT
	{GPIO_SKL_H_GPP_K10, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_K_10_PE_RST_N

	{GPIO_SKL_H_GPP_L2, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_2_TESTCH0_D0
	{GPIO_SKL_H_GPP_L3, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_3_TESTCH0_D1
	{GPIO_SKL_H_GPP_L4, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_4_TESTCH0_D2
	{GPIO_SKL_H_GPP_L5, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_5_TESTCH0_D3
	{GPIO_SKL_H_GPP_L6, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_6_TESTCH0_D4
	{GPIO_SKL_H_GPP_L7, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_7_TESTCH0_D5
	{GPIO_SKL_H_GPP_L8, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_8_TESTCH0_D6
	{GPIO_SKL_H_GPP_L9, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_9_TESTCH0_D7
	{GPIO_SKL_H_GPP_L10, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_10_TESTCH0_CLK
	{GPIO_SKL_H_GPP_L11, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_11_TESTCH1_D0
	{GPIO_SKL_H_GPP_L12, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_12_TESTCH1_D1
	{GPIO_SKL_H_GPP_L13, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_13_TESTCH1_D2
	{GPIO_SKL_H_GPP_L14, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_14_TESTCH1_D3
	{GPIO_SKL_H_GPP_L15, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_15_TESTCH1_D4
	{GPIO_SKL_H_GPP_L16, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_16_TESTCH1_D5
	{GPIO_SKL_H_GPP_L17, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_17_TESTCH1_D6
	{GPIO_SKL_H_GPP_L18, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_18_TESTCH1_D7
	{GPIO_SKL_H_GPP_L19, {
		GpioPadModeGpio, GpioHostOwnGpio, GpioDirIn,   GpioOutDefault,
		GpioIntDis, GpioResetDeep,  GpioTermNone, GpioPadConfigLock
		} }, //GPP_L_19_TESTCH1_CLK

	{GPIO_SKL_H_GPD0,	{} }, //GPD_0, controlled by ME
	{GPIO_SKL_H_GPD1,	{
		GpioPadModeGpio,   GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_1_ACPRESENT
	{GPIO_SKL_H_GPD2,	{
		GpioPadModeGpio,   GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_2_GBE_WAKE_N
	{GPIO_SKL_H_GPD3,	{
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_3_PWRBTNB_N
	{GPIO_SKL_H_GPD4,	{
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_4_SLP_S3B
	{GPIO_SKL_H_GPD5,	{
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirOut,   GpioOutDefault,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_5_SLP_S4B
	{GPIO_SKL_H_GPD6,	{
		GpioPadModeGpio,   GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_6_SLPA_N
	{GPIO_SKL_H_GPD7,	{
		GpioPadModeGpio,   GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_7
	{GPIO_SKL_H_GPD8,	{
		GpioPadModeGpio,   GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_8_CLK_33K_PCH_SUSCLK_PLD
	{GPIO_SKL_H_GPD9,	{
		GpioPadModeGpio,   GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_9
	{GPIO_SKL_H_GPD10, {
		GpioPadModeGpio,   GpioHostOwnGpio, GpioDirIn,		GpioOutDefault,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_10_FM_SLPS5_N
	{GPIO_SKL_H_GPD11, {
		GpioPadModeNative1, GpioHostOwnGpio, GpioDirIn,		GpioOutLow,
		GpioIntDis, GpioResetPwrGood,  GpioTermNone, GpioPadConfigLock
		} }, //GPD_11_GBEPHY
};

#endif /* _SKXSP_TP_GPIO_H_ */