aboutsummaryrefslogtreecommitdiff
path: root/src/mainboard/google/veyron_mickey/sdram_inf/sdram-ddr3-samsung-2GB.inc
blob: d2186ac8a3d8053ffd9383967261e45d095b2fa9 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
{
	/* two Samsung K4B4G1646D-BYK0/K4B4G1646E-BYK0/K4B4G1646Q-HYK0 chips */
        {
                {
                        .rank = 0x1,
                        .col = 0xA,
                        .bk = 0x3,
                        .bw = 0x2,
                        .dbw = 0x1,
                        .row_3_4 = 0x0,
                        .cs0_row = 0xF,
                        .cs1_row = 0xF
                },
                {
                        .rank = 0x1,
                        .col = 0xA,
                        .bk = 0x3,
                        .bw = 0x2,
                        .dbw = 0x1,
                        .row_3_4 = 0x0,
                        .cs0_row = 0xF,
                        .cs1_row = 0xF
                }
        },
        {
                .togcnt1u = 0x29A,
                .tinit = 0xC8,
                .trsth = 0x1F4,
                .togcnt100n = 0x42,
                .trefi = 0x4E,
                .tmrd = 0x4,
                .trfc = 0xEA,
                .trp = 0xA,
                .trtw = 0x5,
                .tal = 0x0,
                .tcl = 0xA,
                .tcwl = 0x7,
                .tras = 0x19,
                .trc = 0x24,
                .trcd = 0xA,
                .trrd = 0x7,
                .trtp = 0x5,
                .twr = 0xA,
                .twtr = 0x5,
                .texsr = 0x200,
                .txp = 0x5,
                .txpdll = 0x10,
                .tzqcs = 0x40,
                .tzqcsi = 0x0,
                .tdqs = 0x1,
                .tcksre = 0x7,
                .tcksrx = 0x7,
                .tcke = 0x4,
                .tmod = 0xC,
                .trstl = 0x43,
                .tzqcl = 0x100,
                .tmrr = 0x0,
                .tckesr = 0x5,
                .tdpd = 0x0
        },
        {
                .dtpr0 = 0x48F9AAB4,
                .dtpr1 = 0xEA0910,
                .dtpr2 = 0x1002C200,
                .mr[0] = 0xA60,
                .mr[1] = 0x40,
                .mr[2] = 0x10,
                .mr[3] = 0x0
        },
        .noc_timing = 0x30B25564,
        .noc_activate = 0x627,
        .ddrconfig = 3,
        .ddr_freq = 666*MHz,
        .dramtype = DDR3,
        .num_channels = 2,
        .stride = 9,
        .odt = 1
},