blob: 7c53e0e39b91c8cbdecebfc0f5b502ba81417010 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
|
/* SPDX-License-Identifier: GPL-2.0-only */
/* This file is part of the coreboot project. */
#ifndef ONBOARD_H
#define ONBOARD_H
#include <mainboard/google/cyan/irqroute.h>
/*
* Calculation of gpio based irq.
* Gpio banks ordering : GPSW, GPNC, GPEC, GPSE
* Max direct irq (MAX_DIRECT_IRQ) is 114.
* Size of gpio banks are
* GPSW_SIZE = 98
* GPNC_SIZE = 73
* GPEC_SIZE = 27
* GPSE_SIZE = 86
*/
/* KBD: Gpio index in N bank */
#define BOARD_I8042_GPIO_INDEX 17
/* Audio: Gpio index in SW bank */
#define JACK_DETECT_GPIO_INDEX 95
/* SCI: Gpio index in N bank */
#define BOARD_SCI_GPIO_INDEX 15
/* Trackpad: Gpio index in N bank */
#define BOARD_TRACKPAD_GPIO_INDEX 18
#define BOARD_TRACKPAD_NAME "trackpad"
#define BOARD_TRACKPAD_WAKE_GPIO ACPI_ENABLE_WAKE_SUS_GPIO(1)
#define BOARD_TRACKPAD_I2C_BUS 5
#define BOARD_TRACKPAD_I2C_ADDR 0x15
/* SD CARD gpio */
#define SDCARD_CD 81
#define AUDIO_CODEC_HID "10EC5650"
#define AUDIO_CODEC_CID "10EC5650"
#define AUDIO_CODEC_DDN "RTEK Codec Controller"
#define AUDIO_CODEC_I2C_ADDR 0x1A
#define TERRA2_PROJECT_ID 0x00
#define DPTF_TERRA2_CPU_PASSIVE 80
#define DPTF_TERRA2_CPU_CRITICAL 90
#define DPTF_TERRA3_CPU_PASSIVE 80
#define DPTF_TERRA3_CPU_CRITICAL 90
/* I2C data hold time */
#define BOARD_I2C5_DATA_HOLD_TIME 0x1E
#define BOARD_I2C6_DATA_HOLD_TIME 0x1E
#endif
|