index
:
coreboot.git
macbookair5_2
macbookpro10_1
main
master
mbp101_medisable
mbp101_medisable_1
mbp82
x230
my copy of coreboot
User &
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
src
/
soc
/
intel
/
alderlake
/
chipset.cb
Age
Commit message (
Expand
)
Author
2021-08-19
soc/intel/alderlake: set default PL4 values for different SKUs
Sumeet Pawnikar
2021-08-10
mb/*/{brya,adlrvp}: move cpu_cluster static configuration to chipset.cb
MAULIK V VAGHELA
2021-07-20
soc/intel/alderlake: Add support for I2C6 and I2C7
Varshit B Pandya
2021-07-05
soc/intel/alderlake: Correct Bus and Device of Touch Host Controller
Varshit B Pandya
2021-06-07
soc/intel/adl: Add SKU specific power limits support
Sumeet Pawnikar
2021-06-05
soc/intel/alderlake: Add IDE-R and KT device into chipset.cb
Subrata Banik
2021-05-06
soc/intel/alderlake: Add CrashLog implementation for Intel ADL
Francois Toguo
2021-03-15
soc/intel/alderlake: Remove obsolete CNVi Bluetooth PCI device
Cliff Huang
2021-03-05
soc/intel/adl, mb/google/brya: Add IPU to devicetree
Tim Wawrzynczak
2020-12-30
soc/intel: hook up new gpio device in the soc chips
Michael Niewöhner
2020-12-29
soc/intel/alderlake: Update chipset.cb for TCSS and USB
Eric Lai
2020-12-04
soc/intel/alderlake: Align chipset.cb with pci_devs.h
Eric Lai
2020-11-30
soc/intel/alderlake: Add initial chipset.cb
Tim Wawrzynczak