summaryrefslogtreecommitdiff
path: root/src
diff options
context:
space:
mode:
Diffstat (limited to 'src')
-rw-r--r--src/mainboard/google/brox/variants/lotso/gpio.c2
-rw-r--r--src/mainboard/google/brox/variants/lotso/overridetree.cb1
2 files changed, 3 insertions, 0 deletions
diff --git a/src/mainboard/google/brox/variants/lotso/gpio.c b/src/mainboard/google/brox/variants/lotso/gpio.c
index 0b98286224..d5abe8cbe9 100644
--- a/src/mainboard/google/brox/variants/lotso/gpio.c
+++ b/src/mainboard/google/brox/variants/lotso/gpio.c
@@ -7,6 +7,8 @@
/* Pad configuration in ramstage */
static const struct pad_config override_gpio_table[] = {
+ /* GPP_D03 : [] ==> EN_PP3300_SD */
+ PAD_CFG_GPO_LOCK(GPP_A17, 1, LOCK_CONFIG),
/* GPP_B14 : [NF1: SPKR NF2: TIME_SYNC1 NF4: SATA_LED# NF5: ISH_GP6
* NF6: USB_C_GPP_B14] ==> ACZ_SPKR */
PAD_CFG_NF(GPP_B14, NONE, DEEP, NF1),
diff --git a/src/mainboard/google/brox/variants/lotso/overridetree.cb b/src/mainboard/google/brox/variants/lotso/overridetree.cb
index 1e93c7908f..6678b84312 100644
--- a/src/mainboard/google/brox/variants/lotso/overridetree.cb
+++ b/src/mainboard/google/brox/variants/lotso/overridetree.cb
@@ -360,6 +360,7 @@ chip soc/intel/alderlake
.pcie_rp_aspm = ASPM_L1,
}"
chip soc/intel/common/block/pcie/rtd3
+ register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A17)"
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E7)"
register "enable_delay_ms" = "1"
register "srcclk_pin" = "3"