summaryrefslogtreecommitdiff
path: root/src
diff options
context:
space:
mode:
Diffstat (limited to 'src')
-rw-r--r--src/mainboard/intel/galileo/Makefile.inc3
-rw-r--r--src/mainboard/intel/galileo/gen1.h46
-rw-r--r--src/mainboard/intel/galileo/gen2.h25
-rw-r--r--src/mainboard/intel/galileo/gpio.c21
-rw-r--r--src/mainboard/intel/galileo/reg_access.c93
-rw-r--r--src/mainboard/intel/galileo/reg_access.h97
6 files changed, 284 insertions, 1 deletions
diff --git a/src/mainboard/intel/galileo/Makefile.inc b/src/mainboard/intel/galileo/Makefile.inc
index 382f8b99fb..4db9e31943 100644
--- a/src/mainboard/intel/galileo/Makefile.inc
+++ b/src/mainboard/intel/galileo/Makefile.inc
@@ -16,3 +16,6 @@
CPPFLAGS_common += -I$(src)/vendorcode/intel/fsp/fsp1_1/quark
romstage-y += gpio.c
+
+ramstage-y += gpio.c
+ramstage-y += reg_access.c
diff --git a/src/mainboard/intel/galileo/gen1.h b/src/mainboard/intel/galileo/gen1.h
index c718b617a8..26335dad61 100644
--- a/src/mainboard/intel/galileo/gen1.h
+++ b/src/mainboard/intel/galileo/gen1.h
@@ -13,6 +13,9 @@
* GNU General Public License for more details.
*/
+/* Jumper J2 determines the slave address of Cypress I/O GPIO expander */
+#define GALILEO_DETERMINE_IOEXP_SLA_RESUMEWELL_GPIO 5
+
static const struct reg_script gen1_gpio_init[] = {
/* Initialize the legacy GPIO controller */
REG_LEG_GPIO_WRITE(R_QNC_GPIO_CGEN_CORE_WELL, 0x03),
@@ -49,5 +52,48 @@ static const struct reg_script gen1_gpio_init[] = {
/* Toggle the Cypress reset line */
REG_GPIO_OR(GPIO_SWPORTA_DR, BIT4),
REG_GPIO_AND(GPIO_SWPORTA_DR, ~BIT4),
+
+ REG_SCRIPT_END
+};
+
+static const struct reg_script gen1_i2c_0x20_init[] = {
+ /* Route I2C pins to Arduino header:
+ * Clear I2C_MUX (GPORT1_BIT5) to route I2C to Arduino Shield connector
+ *
+ * I2C_SDA -> ANALOG_A4
+ * I2C_SCL -> ANALOG_A5
+ */
+ REG_I2C_WRITE(GEN1_I2C_GPIO_EXP_0x20, GEN1_GPIO_EXP_PORT_SELECT, 1),
+ REG_I2C_AND(GEN1_I2C_GPIO_EXP_0x20, GEN1_GPIO_EXP_PORT_DIR, ~BIT5),
+ REG_I2C_WRITE(GEN1_I2C_GPIO_EXP_0x20, GEN1_GPIO_EXP_OUTPUT1, ~BIT5),
+
+ /* Set all GPIO expander pins connected to the Reset Button as inputs
+ * Configure RESET_N_SHLD (GPORT5_BIT0) and SW_RESET_N_SHLD
+ * (GPORT5_BIT1) as inputs
+ */
+ REG_I2C_WRITE(GEN1_I2C_GPIO_EXP_0x20, GEN1_GPIO_EXP_PORT_SELECT, 5),
+ REG_I2C_OR(GEN1_I2C_GPIO_EXP_0x20, GEN1_GPIO_EXP_PORT_DIR, BIT1 | BIT0),
+
+ REG_SCRIPT_END
+};
+
+static const struct reg_script gen1_i2c_0x21_init[] = {
+ /* Route I2C pins to Arduino header:
+ * Clear I2C_MUX (GPORT1_BIT5) to route I2C to Arduino Shield connector
+ *
+ * I2C_SDA -> ANALOG_A4
+ * I2C_SCL -> ANALOG_A5
+ */
+ REG_I2C_WRITE(GEN1_I2C_GPIO_EXP_0x21, GEN1_GPIO_EXP_PORT_SELECT, 1),
+ REG_I2C_AND(GEN1_I2C_GPIO_EXP_0x21, GEN1_GPIO_EXP_PORT_DIR, ~BIT5),
+ REG_I2C_AND(GEN1_I2C_GPIO_EXP_0x21, GEN1_GPIO_EXP_OUTPUT1, ~BIT5),
+
+ /* Set all GPIO expander pins connected to the Reset Button as inputs
+ * Configure RESET_N_SHLD (GPORT5_BIT0) and SW_RESET_N_SHLD
+ * (GPORT5_BIT1) as inputs
+ */
+ REG_I2C_WRITE(GEN1_I2C_GPIO_EXP_0x21, GEN1_GPIO_EXP_PORT_SELECT, 5),
+ REG_I2C_OR(GEN1_I2C_GPIO_EXP_0x21, GEN1_GPIO_EXP_PORT_DIR, BIT1 | BIT0),
+
REG_SCRIPT_END
};
diff --git a/src/mainboard/intel/galileo/gen2.h b/src/mainboard/intel/galileo/gen2.h
index dc8b6f5d6f..108971b8ba 100644
--- a/src/mainboard/intel/galileo/gen2.h
+++ b/src/mainboard/intel/galileo/gen2.h
@@ -48,3 +48,28 @@ static const struct reg_script gen2_gpio_init[] = {
REG_SCRIPT_END
};
+
+static const struct reg_script gen2_i2c_init[] = {
+ /* Route I2C to Arduino Shield connector:
+ * Set AMUX1_IN (EXP2.P1_4) low
+ * Configure AMUX1_IN (EXP2.P1_4) as an output
+ *
+ * I2C_SDA -> ANALOG_A4
+ * I2C_SCL -> ANALOG_A5
+ */
+ REG_I2C_AND(GEN2_I2C_GPIO_EXP2, GEN2_GPIO_EXP_OUTPUT1, ~BIT4),
+ REG_I2C_AND(GEN2_I2C_GPIO_EXP2, GEN2_GPIO_EXP_CONFIG1, ~BIT4),
+
+ /* Set all GPIO expander pins connected to the Reset Button as inputs
+ * Configure Reset Button(EXP1.P1_7) as an input
+ * Disable pullup on Reset Button(EXP1.P1_7)
+ * Configure Reset Button(EXP2.P1_7) as an input
+ * Disable pullup on Reset Button(EXP2.P1_7)
+ */
+ REG_I2C_OR(GEN2_I2C_GPIO_EXP1, GEN2_GPIO_EXP_CONFIG1, BIT7),
+ REG_I2C_AND(GEN2_I2C_GPIO_EXP1, GEN2_GPIO_EXP_PULL_UP_DOWN_EN1, ~BIT7),
+ REG_I2C_OR(GEN2_I2C_GPIO_EXP2, GEN2_GPIO_EXP_CONFIG1, BIT7),
+ REG_I2C_AND(GEN2_I2C_GPIO_EXP2, GEN2_GPIO_EXP_PULL_UP_DOWN_EN1, ~BIT7),
+
+ REG_SCRIPT_END
+};
diff --git a/src/mainboard/intel/galileo/gpio.c b/src/mainboard/intel/galileo/gpio.c
index 00b42403d1..a411c5a0ff 100644
--- a/src/mainboard/intel/galileo/gpio.c
+++ b/src/mainboard/intel/galileo/gpio.c
@@ -16,10 +16,29 @@
#include <arch/io.h>
#include <console/console.h>
#include <soc/ramstage.h>
-#include <soc/reg_access.h>
+#include "reg_access.h"
#include "gen1.h"
#include "gen2.h"
+void mainboard_gpio_i2c_init(device_t dev)
+{
+ const struct reg_script *script;
+
+ printk(BIOS_INFO, "Galileo I2C chip initialization\n");
+
+ /* Determine the correct script for the board */
+ if (IS_ENABLED(CONFIG_GALILEO_GEN2))
+ script = gen2_i2c_init;
+ else
+ /* Determine which I2C address is in use */
+ script = (reg_legacy_gpio_read (R_QNC_GPIO_RGLVL_RESUME_WELL)
+ & GALILEO_DETERMINE_IOEXP_SLA_RESUMEWELL_GPIO)
+ ? gen1_i2c_0x20_init : gen1_i2c_0x21_init;
+
+ /* Initialize the I2C chips */
+ reg_script_run(script);
+}
+
void mainboard_gpio_init(void)
{
const struct reg_script *script;
diff --git a/src/mainboard/intel/galileo/reg_access.c b/src/mainboard/intel/galileo/reg_access.c
new file mode 100644
index 0000000000..f19f5269d7
--- /dev/null
+++ b/src/mainboard/intel/galileo/reg_access.c
@@ -0,0 +1,93 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2016 Intel Corp.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied wacbmem_entryanty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ */
+
+#define __SIMPLE_DEVICE__
+
+#include <arch/io.h>
+#include <console/console.h>
+#include <device/i2c.h>
+#include <soc/pci_devs.h>
+#include <soc/reg_access.h>
+#include "reg_access.h"
+
+#if ENV_RAMSTAGE
+static uint64_t reg_read(struct reg_script_context *ctx)
+{
+ int ret_code;
+ const struct reg_script *step;
+ uint8_t value = 0;
+
+ step = ctx->step;
+ switch (step->id) {
+ default:
+ printk(BIOS_ERR,
+ "ERROR - Unknown register set (0x%08x)!\n",
+ step->id);
+ ctx->display_features = REG_SCRIPT_DISPLAY_NOTHING;
+ break;
+
+ case GEN1_I2C_GPIO_EXP_0x20:
+ case GEN1_I2C_GPIO_EXP_0x21:
+ case GEN2_I2C_GPIO_EXP0:
+ case GEN2_I2C_GPIO_EXP1:
+ case GEN2_I2C_GPIO_EXP2:
+ case GEN2_I2C_LED_PWM:
+ if (ctx->display_features)
+ printk(BIOS_INFO, "I2C chip 0x%02x: ", step->id);
+ ret_code = i2c_readb(0, step->id, (UINT8)step->reg, &value);
+ ASSERT(ret_code == 2);
+ break;
+ }
+ return value;
+}
+
+static void reg_write(struct reg_script_context *ctx)
+{
+ int ret_code;
+ const struct reg_script *step;
+ uint8_t value;
+
+ step = ctx->step;
+ switch (step->id) {
+ default:
+ printk(BIOS_ERR,
+ "ERROR - Unknown register set (0x%08x)!\n",
+ step->id);
+ ctx->display_features = REG_SCRIPT_DISPLAY_NOTHING;
+ break;
+
+ case GEN1_I2C_GPIO_EXP_0x20:
+ case GEN1_I2C_GPIO_EXP_0x21:
+ case GEN2_I2C_GPIO_EXP0:
+ case GEN2_I2C_GPIO_EXP1:
+ case GEN2_I2C_GPIO_EXP2:
+ case GEN2_I2C_LED_PWM:
+ case RMU_TEMP_REGS:
+ if (ctx->display_features)
+ printk(BIOS_INFO, "I2C chip 0x%02x: ", step->id);
+ value = (UINT8)step->value;
+ ret_code = i2c_writeb(0, step->id, (UINT8)step->reg, value);
+ ASSERT(ret_code == 2);
+ break;
+ }
+}
+
+const struct reg_script_bus_entry mainboard_reg_script_bus_table = {
+ MAINBOARD_TYPE, reg_read, reg_write
+};
+
+REG_SCRIPT_BUS_ENTRY(mainboard_reg_script_bus_table);
+
+#endif /* ENV_RAMSTAGE */
diff --git a/src/mainboard/intel/galileo/reg_access.h b/src/mainboard/intel/galileo/reg_access.h
new file mode 100644
index 0000000000..451dc877a4
--- /dev/null
+++ b/src/mainboard/intel/galileo/reg_access.h
@@ -0,0 +1,97 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2016 Intel Corp.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ */
+
+#ifndef _GALILEO_REG_ACCESS_H_
+#define _GALILEO_REG_ACCESS_H_
+
+#include <fsp/util.h>
+#include <reg_script.h>
+#include <soc/IntelQNCConfig.h>
+#include <soc/QuarkNcSocId.h>
+#include <soc/reg_access.h>
+
+enum {
+ MAINBOARD_TYPE = REG_SCRIPT_TYPE_MAINBOARD_BASE,
+ /* Add additional mainboard access types here*/
+};
+
+enum {
+ GEN1_I2C_GPIO_EXP_0x20 = 0x20, /* Cypress CY8C9540A */
+ GEN1_I2C_GPIO_EXP_0x21 = 0x21, /* Cypress CY8C9540A */
+
+ GEN2_I2C_GPIO_EXP0 = 0x25, /* NXP PCAL9535A */
+ GEN2_I2C_GPIO_EXP1 = 0x26, /* NXP PCAL9535A */
+ GEN2_I2C_GPIO_EXP2 = 0x27, /* NXP PCAL9535A */
+ GEN2_I2C_LED_PWM = 0x47, /* NXP PCAL9685 */
+};
+
+/* Cypress CY8C9548A registers */
+#define GEN1_GPIO_EXP_INPUT0 0x00
+#define GEN1_GPIO_EXP_INPUT1 0x01
+#define GEN1_GPIO_EXP_INPUT2 0x02
+#define GEN1_GPIO_EXP_INPUT3 0x03
+#define GEN1_GPIO_EXP_INPUT4 0x04
+#define GEN1_GPIO_EXP_INPUT5 0x05
+#define GEN1_GPIO_EXP_OUTPUT0 0x08
+#define GEN1_GPIO_EXP_OUTPUT1 0x09
+#define GEN1_GPIO_EXP_OUTPUT2 0x0a
+#define GEN1_GPIO_EXP_OUTPUT3 0x0b
+#define GEN1_GPIO_EXP_OUTPUT4 0x0c
+#define GEN1_GPIO_EXP_OUTPUT5 0x0d
+#define GEN1_GPIO_EXP_PORT_SELECT 0x18
+#define GEN1_GPIO_EXP_PORT_DIR 0x1c
+
+/* NXP PCAL9535A registers */
+#define GEN2_GPIO_EXP_INPUT0 0x00
+#define GEN2_GPIO_EXP_INPUT1 0x01
+#define GEN2_GPIO_EXP_OUTPUT0 0x02
+#define GEN2_GPIO_EXP_OUTPUT1 0x03
+#define GEN2_GPIO_EXP_POLARITY0 0x04
+#define GEN2_GPIO_EXP_POLARITY1 0x05
+#define GEN2_GPIO_EXP_CONFIG0 0x06
+#define GEN2_GPIO_EXP_CONFIG1 0x07
+#define GEN2_GPIO_EXP_INPUT_LATCH0 0x44
+#define GEN2_GPIO_EXP_INPUT_LATCH1 0x45
+#define GEN2_GPIO_EXP_PULL_UP_DOWN_EN0 0x46
+#define GEN2_GPIO_EXP_PULL_UP_DOWN_EN1 0x47
+#define GEN2_GPIO_EXP_PULL_UP_DOWN_SEL0 0x46
+#define GEN2_GPIO_EXP_PULL_UP_DOWN_SEL1 0x47
+
+#define MAINBOARD_ACCESS(cmd_, reg_, size_, mask_, value_, timeout_, reg_set_) \
+ _REG_SCRIPT_ENCODE_RAW(REG_SCRIPT_COMMAND_##cmd_, MAINBOARD_TYPE, \
+ size_, reg_, mask_, value_, timeout_, reg_set_)
+
+/* I2C chip register access macros */
+#define REG_I2C_ACCESS(cmd_, reg_, mask_, value_, timeout_, slave_addr_) \
+ MAINBOARD_ACCESS(cmd_, reg_, REG_SCRIPT_SIZE_8, mask_, value_, \
+ timeout_, slave_addr_)
+#define REG_I2C_READ(slave_addr_, reg_) \
+ REG_I2C_ACCESS(READ, reg_, 0, 0, 0, slave_addr_)
+#define REG_I2C_WRITE(slave_addr_, reg_, value_) \
+ REG_I2C_ACCESS(WRITE, reg_, 0, value_, 0, slave_addr_)
+#define REG_I2C_AND(slave_addr_, reg_, value_) \
+ REG_I2C_RMW(slave_addr_, reg_, value_, 0)
+#define REG_I2C_RMW(slave_addr_, reg_, mask_, value_) \
+ REG_I2C_ACCESS(RMW, reg_, mask_, value_, 0, slave_addr_)
+#define REG_I2C_RXW(slave_addr_, reg_, mask_, value_) \
+ REG_I2C_ACCESS(RXW, reg_, mask_, value_, 0, slave_addr_)
+#define REG_I2C_OR(slave_addr_, reg_, value_) \
+ REG_I2C_RMW(slave_addr_, reg_, 0xff, value_)
+#define REG_I2C_POLL(slave_addr_, reg_, mask_, value_, timeout_) \
+ REG_I2C_ACCESS(POLL, reg_, mask_, value_, timeout_, slave_addr_)
+#define REG_I2C_XOR(slave_addr_, reg_, value_) \
+ REG_I2C_RXW(slave_addr_, reg_, 0xff, value_)
+
+#endif /* _GALILEO_REG_ACCESS_H_ */