summaryrefslogtreecommitdiff
path: root/src/mainboard/google/gru/devicetree.scarlet.cb
diff options
context:
space:
mode:
Diffstat (limited to 'src/mainboard/google/gru/devicetree.scarlet.cb')
-rw-r--r--src/mainboard/google/gru/devicetree.scarlet.cb20
1 files changed, 20 insertions, 0 deletions
diff --git a/src/mainboard/google/gru/devicetree.scarlet.cb b/src/mainboard/google/gru/devicetree.scarlet.cb
new file mode 100644
index 0000000000..2c316545f0
--- /dev/null
+++ b/src/mainboard/google/gru/devicetree.scarlet.cb
@@ -0,0 +1,20 @@
+##
+## This file is part of the coreboot project.
+##
+## Copyright 2017 Rockchip Inc.
+##
+## This program is free software; you can redistribute it and/or modify
+## it under the terms of the GNU General Public License as published by
+## the Free Software Foundation; version 2 of the License.
+##
+## This program is distributed in the hope that it will be useful,
+## but WITHOUT ANY WARRANTY; without even the implied warranty of
+## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+## GNU General Public License for more details.
+##
+
+chip soc/rockchip/rk3399
+ device cpu_cluster 0 on end
+ register "vop_mode" = "VOP_MODE_NONE"
+ register "framebuffer_bits_per_pixel" = "32"
+end