summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
-rw-r--r--src/mainboard/intel/kblrvp/variants/rvp11/overridetree.cb6
-rw-r--r--src/mainboard/intel/kblrvp/variants/rvp3/overridetree.cb5
-rw-r--r--src/mainboard/intel/kblrvp/variants/rvp8/overridetree.cb5
-rw-r--r--src/mainboard/intel/saddlebrook/devicetree.cb6
4 files changed, 8 insertions, 14 deletions
diff --git a/src/mainboard/intel/kblrvp/variants/rvp11/overridetree.cb b/src/mainboard/intel/kblrvp/variants/rvp11/overridetree.cb
index 8a3161a41f..9d4c0d9286 100644
--- a/src/mainboard/intel/kblrvp/variants/rvp11/overridetree.cb
+++ b/src/mainboard/intel/kblrvp/variants/rvp11/overridetree.cb
@@ -41,10 +41,6 @@ chip soc/intel/skylake
# RP17, uses CLK SRC 7
register "PcieRpClkSrcNumber[16]" = "7"
- # USB related
- register "SsicPortEnable" = "1"
-
-
register "SerialIoDevMode" = "{
[PchSerialIoIndexI2C0] = PchSerialIoPci,
[PchSerialIoIndexI2C1] = PchSerialIoPci,
@@ -66,6 +62,8 @@ chip soc/intel/skylake
device domain 0 on
device ref south_xhci on
+ register "SsicPortEnable" = "1"
+
register "usb2_ports" = "{
[0] = USB2_PORT_MID(OC_SKIP), /* OTG */
[1] = USB2_PORT_MID(OC3), /* Touch Pad */
diff --git a/src/mainboard/intel/kblrvp/variants/rvp3/overridetree.cb b/src/mainboard/intel/kblrvp/variants/rvp3/overridetree.cb
index 0af8282659..7de1454cca 100644
--- a/src/mainboard/intel/kblrvp/variants/rvp3/overridetree.cb
+++ b/src/mainboard/intel/kblrvp/variants/rvp3/overridetree.cb
@@ -71,9 +71,6 @@ chip soc/intel/skylake
# RP10, uses CLK SRC 4
register "PcieRpClkSrcNumber[9]" = "4"
-
- register "SsicPortEnable" = "1" # Enable SSIC for WWAN
-
# Must leave UART0 enabled or SD/eMMC will not work as PCI
register "SerialIoDevMode" = "{
[PchSerialIoIndexI2C0] = PchSerialIoPci,
@@ -91,6 +88,8 @@ chip soc/intel/skylake
device domain 0 on
device ref south_xhci on
+ register "SsicPortEnable" = "1" # Enable SSIC for WWAN
+
register "usb2_ports" = "{
[0] = USB2_PORT_MAX(OC0), /* TYPE-A Port */
[1] = USB2_PORT_MAX(OC2), /* TYPE-A Port */
diff --git a/src/mainboard/intel/kblrvp/variants/rvp8/overridetree.cb b/src/mainboard/intel/kblrvp/variants/rvp8/overridetree.cb
index 010312c4d4..eb13212a57 100644
--- a/src/mainboard/intel/kblrvp/variants/rvp8/overridetree.cb
+++ b/src/mainboard/intel/kblrvp/variants/rvp8/overridetree.cb
@@ -93,9 +93,6 @@ chip soc/intel/skylake
register "PcieRpClkReqNumber[8]" = "6"
register "PcieRpClkReqNumber[16]" = "7"
-
- register "SsicPortEnable" = "1" # Enable SSIC for WWAN
-
# Must leave UART0 enabled or SD/eMMC will not work as PCI
register "SerialIoDevMode" = "{
[PchSerialIoIndexI2C0] = PchSerialIoPci,
@@ -118,6 +115,8 @@ chip soc/intel/skylake
device domain 0 on
device ref south_xhci on
+ register "SsicPortEnable" = "1" # Enable SSIC for WWAN
+
register "usb2_ports" = "{
[0] = USB2_PORT_MAX(OC2), /* Type-C Port */
[1] = USB2_PORT_MAX(OC5), /* Front panel */
diff --git a/src/mainboard/intel/saddlebrook/devicetree.cb b/src/mainboard/intel/saddlebrook/devicetree.cb
index 2f5058d796..c92377a149 100644
--- a/src/mainboard/intel/saddlebrook/devicetree.cb
+++ b/src/mainboard/intel/saddlebrook/devicetree.cb
@@ -120,10 +120,6 @@ chip soc/intel/skylake
register "PcieRpClkReqNumber[5]" = "0"
register "PcieRpClkReqNumber[12]" = "1"
- # USB related
- register "SsicPortEnable" = "1"
-
-
register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8" # I2C4 is 1.8V
# Must leave UART0 enabled or SD/eMMC will not work as PCI
@@ -156,6 +152,8 @@ chip soc/intel/skylake
device domain 0 on
device ref igpu on end
device ref south_xhci on
+ register "SsicPortEnable" = "1"
+
register "usb2_ports" = "{
[0] = USB2_PORT_MID(OC_SKIP), /* OTG */
[1] = USB2_PORT_MID(OC3), /* Touch Pad */