summaryrefslogtreecommitdiff
path: root/util
diff options
context:
space:
mode:
authorSubrata Banik <subrata.banik@intel.com>2017-08-25 11:54:10 +0530
committerAaron Durbin <adurbin@chromium.org>2017-08-25 18:02:14 +0000
commit84f428f740b7ad257729e2e68426fb5de06bde82 (patch)
treedbc388162d51e74300810e79dfe7db4bab883a52 /util
parentb51f54b518bf17a1bfb678d3d14dcf0996d882d2 (diff)
soc/intel/skylake: Remove ABASE lock down programming
FSP is doing PMC ABASE lock inside Post PCI bus enumeration NotifyPhase(). Hence remove ABASE Lock down programming from coreboot. TEST= Ensure GEN_PMCON_B offset 0xA4 bit 17, 18 is set. Change-Id: I800e654c7d8dc55cc0e8299501c1f85c57882e9d Signed-off-by: Subrata Banik <subrata.banik@intel.com> Reviewed-on: https://review.coreboot.org/21201 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'util')
0 files changed, 0 insertions, 0 deletions