summaryrefslogtreecommitdiff
path: root/util/superiotool/nsc.c
diff options
context:
space:
mode:
authorMatt DeVillier <matt.devillier@gmail.com>2020-10-07 13:17:09 -0500
committerPatrick Georgi <pgeorgi@google.com>2020-10-12 08:35:51 +0000
commit54e1f59215f3adb6ab1f2e8f2413a71ae7a545c2 (patch)
tree6fd8042f825e5b1e9a374c773bec9cf83e097eae /util/superiotool/nsc.c
parent7f6335324bb80d9a06bc9832a4fcc3726d74976f (diff)
sb/intel/lynxpoint: Set PCIe L1 substates capabilities register
Copied from soc/intel/broadwell. Test: build/boot google/beltino variants, verify L1 PM substates listed under PCIe device capabilities Change-Id: Ib2ae3d9539de9f7e22975f00450d9d60d1fd938a Signed-off-by: Matt DeVillier <matt.devillier@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/46134 Reviewed-by: Angel Pons <th3fanbus@gmail.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'util/superiotool/nsc.c')
0 files changed, 0 insertions, 0 deletions