diff options
author | Lijian Zhao <lijian.zhao@intel.com> | 2017-07-11 12:33:22 -0700 |
---|---|---|
committer | Aaron Durbin <adurbin@chromium.org> | 2017-08-15 20:21:22 +0000 |
commit | 8465a81e81dfb2ed1fc24b9cf053b09d86fa5163 (patch) | |
tree | ff6a331f40c5887ee583359adb4a643905fc1e45 /util/romcc/tests | |
parent | e2ef3cf8e3ba130fe7388c905fc06aa3ff8b0506 (diff) |
soc/intel/cannonlake: Add postcar stage support
Initialize postcar frame once finish FSP memoryinit
This patch was merged too early and reverted.
Originally reviewed on https://review.coreboot.org/#/c/20534
Change-Id: Id36aa44bb7a89303bc22e92e0313cf685351690a
Signed-off-by: Lijian Zhao <lijian.zhao@intel.com>
Reviewed-on: https://review.coreboot.org/20688
Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'util/romcc/tests')
0 files changed, 0 insertions, 0 deletions