diff options
author | Aaron Durbin <adurbin@chromium.org> | 2016-07-13 01:49:10 -0500 |
---|---|---|
committer | Aaron Durbin <adurbin@chromium.org> | 2016-07-13 21:58:50 +0200 |
commit | 81d1e09113bc12ea9427e9522d4f5eab982c145e (patch) | |
tree | bee5aa84491545a2954b68f1ba307b33c1ef0228 /util/mtkheader | |
parent | b72c67b713c7a651416be28831d80a77ef1ce617 (diff) |
soc/intel/apollolake: work around FSP for gpio interrupt polarity
FSP is currently setting a hard-coded policy for the interrupt
polarity settings. When the mainboard has already set the GPIO
settings up prior to SiliconInit being called that results
in the previous settings being dropped. Work around FSP's
default policy until FSP is fixed.
BUG=chrome-os-partner:54955
Change-Id: Ibbd8c4894d8fbce479aeb73aa775b67df15dae85
Signed-off-by: Aaron Durbin <adurbin@chromium.org>
Reviewed-on: https://review.coreboot.org/15649
Tested-by: build bot (Jenkins)
Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net>
Reviewed-by: Andrey Petrov <andrey.petrov@intel.com>
Reviewed-by: Furquan Shaikh <furquan@google.com>
Diffstat (limited to 'util/mtkheader')
0 files changed, 0 insertions, 0 deletions