summaryrefslogtreecommitdiff
path: root/util/mainboard/google
diff options
context:
space:
mode:
authorMatt DeVillier <matt.devillier@puri.sm>2020-11-04 15:04:06 -0600
committerPatrick Georgi <pgeorgi@google.com>2020-11-09 07:47:36 +0000
commite9523926152490d3f1c70ff8773b87ee54084e55 (patch)
treebf35436979110208965bf36d5ad8b9369bd60ba5 /util/mainboard/google
parent4d4256e499e850a724d228d2e676c0f32af67093 (diff)
mb/purism/librem_mini: Fix PCIe clock source mapping in devicetree
Correct PCIe clock source mapping in devicetree now that the GPIO config has been fixed. Move ClkSrcUsage/ClkSrcClkReq registers under their associated PCIe root ports. Change-Id: Ibdaba51d971a39a6da6df82652b7420d7324dee5 Signed-off-by: Matt DeVillier <matt.devillier@puri.sm> Reviewed-on: https://review.coreboot.org/c/coreboot/+/47221 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Michael Niewöhner <foss@mniewoehner.de>
Diffstat (limited to 'util/mainboard/google')
0 files changed, 0 insertions, 0 deletions