summaryrefslogtreecommitdiff
path: root/util/inteltool/ivy_memory.c
diff options
context:
space:
mode:
authorgarmin chang <garmin.chang@mediatek.corp-partner.google.com>2022-06-08 14:20:58 +0800
committerFelix Held <felix-coreboot@felixheld.de>2022-07-13 10:40:37 +0000
commit4e8a1ec56568f99d40f82294f3dacd4bed48d988 (patch)
tree6c6f8f44ae566505f53bf00afc5f13ca8c7cfc04 /util/inteltool/ivy_memory.c
parentc4ed1e82bb0de8c413f164c2d5a1f82173d5c580 (diff)
soc/mediatek/mt8188: Add PLL and clock init support
Add PLL and clock init code, frequency meter and APIs for raising little CPU/CCI frequency. For usb clock setting, we also implement mt_pll_usb_clock_setting() to enable usb clock for all ports. TEST=build pass BUG=b:233720142 Signed-off-by: Garmin.Chang <Garmin.Chang@mediatek.com> Change-Id: I03cb5a4c6fa5ddad7da6f955d0c6d0b3395503e9 Reviewed-on: https://review.coreboot.org/c/coreboot/+/65751 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Yu-Ping Wu <yupingso@google.com>
Diffstat (limited to 'util/inteltool/ivy_memory.c')
0 files changed, 0 insertions, 0 deletions