summaryrefslogtreecommitdiff
path: root/util/crossgcc
diff options
context:
space:
mode:
authorShaunak Saha <shaunak.saha@intel.com>2016-09-09 15:15:27 -0700
committerMartin Roth <martinroth@google.com>2016-09-15 01:20:06 +0200
commitb59991949580f59dbf0907881c7ea70729262e9a (patch)
tree546cde921f237ced83588e876da4f6ebcd550f85 /util/crossgcc
parent563de15b8a4aafad162352754975158222f8de6c (diff)
google/reef: Remove setting of GPIO_TIER1_SCI enable bit
This patch removes setting of gpio_tier1_sci_en from mainboard smihandler code. Gpio_tier1_sci enable bit is set from gpio.asl now. BUG=chrome-os-partner:56483 TEST=System resumes from S3 on lidopen, powerbutton and USB wake. Also from S0iX system is resuming for WIFI wake. Change-Id: I26fd3fd9fcc83c988bcff1bda4da7a2e3da98ce6 Signed-off-by: Shaunak Saha <shaunak.saha@intel.com> Reviewed-on: https://review.coreboot.org/16566 Tested-by: build bot (Jenkins) Reviewed-by: Aaron Durbin <adurbin@chromium.org> Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net>
Diffstat (limited to 'util/crossgcc')
0 files changed, 0 insertions, 0 deletions