diff options
author | Kyösti Mälkki <kyosti.malkki@gmail.com> | 2017-03-27 19:00:24 +0300 |
---|---|---|
committer | Kyösti Mälkki <kyosti.malkki@gmail.com> | 2017-04-06 05:29:05 +0200 |
commit | c91ab1cfce1558a434dcc501ec57922928dafac0 (patch) | |
tree | af56effa1602619f47c8e3bae3c7f1263148a7be /util/crossgcc | |
parent | 8bd6c538741a75d89a8f5e6d08d8b1ae9b2dba07 (diff) |
AGESA f14: Fix MemContext buffer parser for AmdInitPost()
Memory training data that is saved as part of S3 feature in SPI
flash can be used to bypass training on normal boot path as well.
When RegisterSize is 3 in the register playback tables, no register is
saved or restored. Instead a function is called to do certain things in
the save and resume sequence. Previously, this was overlooked, and the
pointer containing the current OrMask was still incremented by 3 bytes.
Change-Id: I7221a03d5a4e442817911ba4862e3c0e8fa4a500
Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Reviewed-on: https://review.coreboot.org/19041
Tested-by: build bot (Jenkins)
Reviewed-by: Martin Roth <martinroth@google.com>
Diffstat (limited to 'util/crossgcc')
0 files changed, 0 insertions, 0 deletions