diff options
author | Srinidhi N Kaushik <srinidhi.n.kaushik@intel.com> | 2018-05-15 00:01:44 -0700 |
---|---|---|
committer | Aaron Durbin <adurbin@chromium.org> | 2018-05-22 15:52:11 +0000 |
commit | ee3158fd6cf27397384550de613085cc11426009 (patch) | |
tree | 0be98d813855a24b43cf32cac9de5e6851412722 /src/vendorcode/intel/fsp/fsp2_0/glk/FspmUpd.h | |
parent | 2626ecdf5050d02f580a886b03bdaeb892dc4f11 (diff) |
vendorcode/intel: Update GLK FSP Header files w.r.t FSP v2.0.3
Update FSP header files to match FSP Reference Code Release v2.0.3 for
Gemimilake
CQ-DEPEND=CL:*627827
Change-Id: I17438f18fc3a1ea7ad9bd69a06adb1330d917257
Signed-off-by: Srinidhi N Kaushik <srinidhi.n.kaushik@intel.com>
Reviewed-on: https://review.coreboot.org/26285
Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Reviewed-by: Furquan Shaikh <furquan@google.com>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/vendorcode/intel/fsp/fsp2_0/glk/FspmUpd.h')
-rw-r--r-- | src/vendorcode/intel/fsp/fsp2_0/glk/FspmUpd.h | 22 |
1 files changed, 18 insertions, 4 deletions
diff --git a/src/vendorcode/intel/fsp/fsp2_0/glk/FspmUpd.h b/src/vendorcode/intel/fsp/fsp2_0/glk/FspmUpd.h index 1898c09976..c25fd406e5 100644 --- a/src/vendorcode/intel/fsp/fsp2_0/glk/FspmUpd.h +++ b/src/vendorcode/intel/fsp/fsp2_0/glk/FspmUpd.h @@ -998,9 +998,23 @@ typedef struct { **/ UINT32 CpuPeiApWakeupBufferAddr; -/** Offset 0x0180 +/** Offset 0x0180 - SkipPciePowerSequence + UPD To Skip PciePowerSequence, 0: Initialize(Default), 1: Skip **/ - UINT8 ReservedFspmUpd[4]; + UINT8 SkipPciePowerSequence; + +/** Offset 0x0181 +**/ + UINT8 RevAligmentFspmUpd[7]; + +/** Offset 0x0188 - SkipMemoryTestUpd + UPD To Skip CpuMemoryTest, 0: Initialize(Default), 1: Skip +**/ + UINT8 SkipMemoryTestUpd; + +/** Offset 0x0189 +**/ + UINT8 ReservedFspmUpd[7]; } FSP_M_CONFIG; /** Fsp M UPD Configuration @@ -1019,9 +1033,9 @@ typedef struct { **/ FSP_M_CONFIG FspmConfig; -/** Offset 0x0184 +/** Offset 0x0190 **/ - UINT8 UnusedUpdSpace1[130]; + UINT8 UnusedUpdSpace1[118]; /** Offset 0x0206 **/ |