summaryrefslogtreecommitdiff
path: root/src/southbridge/amd/pi
diff options
context:
space:
mode:
authorJulius Werner <jwerner@chromium.org>2020-07-27 17:07:30 -0700
committerPatrick Georgi <pgeorgi@google.com>2020-08-03 05:13:07 +0000
commitc435d3daa71005d190373ee00a6491520b542eaa (patch)
treebdd441caa441a62c857e8b60c0b1c5b927d7797a /src/southbridge/amd/pi
parent683ac6f204a8ae464a7f671b53084c99a0abce45 (diff)
qualcomm/sc7180: Fix TLMM assignments for GPIOs 29, 31 and 32
According to my SC7180 reference manual, these three GPIOs are in the NORTH TLMM, but our pin table lists them as SOUTH. That means all accesses our code has been doing to them have just been hitting empty address space. BUG=b:160115694 Signed-off-by: Julius Werner <jwerner@chromium.org> Change-Id: If9c03ac890a7975855394c2e08b8433472df204d Reviewed-on: https://review.coreboot.org/c/coreboot/+/43983 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: EricR Lai <ericr_lai@compal.corp-partner.google.com>
Diffstat (limited to 'src/southbridge/amd/pi')
0 files changed, 0 insertions, 0 deletions