diff options
author | Lijian Zhao <lijian.zhao@intel.com> | 2018-03-26 18:37:16 -0700 |
---|---|---|
committer | Martin Roth <martinroth@google.com> | 2018-04-05 15:59:57 +0000 |
commit | 32c3069fd7d076a41ceb5a0453bd9ec1ec9f8559 (patch) | |
tree | a925ec06d4b3725d64db7f2271f3e6795c85df50 /src/soc | |
parent | 2a50a1f534177965651244557198ee05235f8891 (diff) |
intel/fsp: Update cannonlake fsp header
Fsp revison 7.x.2A.20 also updated MemInfoHob.h to fix SMBIOS Type 17
Offset 15h Speed report incorrectly issue.
BUG=None
TEST=Boot up with meowth platform and run dmidecode to see two dimm
entries under Type 17.
Change-Id: Ie1c4df162e75535ad458709452a76de01e31907e
Signed-off-by: Lijian Zhao <lijian.zhao@intel.com>
Reviewed-on: https://review.coreboot.org/25378
Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/soc')
0 files changed, 0 insertions, 0 deletions