diff options
author | Marshall Dawson <marshalldawson3rd@gmail.com> | 2018-10-12 10:38:39 -0600 |
---|---|---|
committer | Martin Roth <martinroth@google.com> | 2018-10-14 19:11:34 +0000 |
commit | ba8751fc722c4636d36331d0cf628d656d2b5cf4 (patch) | |
tree | cf53d7ed2054d5b03849008475cdd6cd1d28643e /src/soc/qualcomm/ipq40xx | |
parent | c366f90a2e99828f28c39f9d715149cb14af4293 (diff) |
soc/amd/stoneyridge: Rearrange southbridge.h more
Move the SPI base address register definition to D14F3. This was
missed in:
bba043 amd/stoneyridge: Rearrange southbridge.h
Change-Id: Ia722339418c118bdf4b000bbf97ae4266e9b3be2
Signed-off-by: Marshall Dawson <marshalldawson3rd@gmail.com>
Reviewed-on: https://review.coreboot.org/29072
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Martin Roth <martinroth@google.com>
Diffstat (limited to 'src/soc/qualcomm/ipq40xx')
0 files changed, 0 insertions, 0 deletions