summaryrefslogtreecommitdiff
path: root/src/soc/nvidia/tegra132/gic.c
diff options
context:
space:
mode:
authorAaron Durbin <adurbin@chromium.org>2014-09-11 21:54:58 -0500
committerPatrick Georgi <pgeorgi@google.com>2015-03-28 07:05:06 +0100
commit5985936411eef8da3ecbdfc2051b64c0d5553dc2 (patch)
tree5db16319a2a3e5172c2195b1d5122c030ec04ba5 /src/soc/nvidia/tegra132/gic.c
parentb9b8ebca62a661e1ea43574a063f6e3c335f2c06 (diff)
tegra132: use generic GIC driver
As the arm64 boot flow handles initializing the GIC by way of the driver provide the SoC support for that driver and use it. BUG=chrome-os-partner:31945 BRANCH=None TEST=Built and booted kernel on ryu. Change-Id: I6ba20339be8fc823e241b4299ad6c3deb82799fa Signed-off-by: Patrick Georgi <pgeorgi@chromium.org> Original-Commit-Id: 582cd9cef58e27aef2ce9c9b4fba4a78365bec6e Original-Change-Id: I34efaf28369377f353b4c51d20d19c9433befda4 Original-Signed-off-by: Aaron Durbin <adurbin@chromium.org> Original-Reviewed-on: https://chromium-review.googlesource.com/217514 Original-Reviewed-by: Furquan Shaikh <furquan@chromium.org> Reviewed-on: http://review.coreboot.org/9077 Tested-by: build bot (Jenkins) Reviewed-by: Edward O'Callaghan <edward.ocallaghan@koparo.com>
Diffstat (limited to 'src/soc/nvidia/tegra132/gic.c')
-rw-r--r--src/soc/nvidia/tegra132/gic.c119
1 files changed, 5 insertions, 114 deletions
diff --git a/src/soc/nvidia/tegra132/gic.c b/src/soc/nvidia/tegra132/gic.c
index 6b1b657495..a8cd58e045 100644
--- a/src/soc/nvidia/tegra132/gic.c
+++ b/src/soc/nvidia/tegra132/gic.c
@@ -17,124 +17,15 @@
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
*/
-#include <arch/cpu.h>
-#include <arch/io.h>
-#include <stdint.h>
-#include <console/console.h>
+#include <gic.h>
#include <soc/addressmap.h>
-#include <soc/ramstage.h>
-enum {
- GICD_CTLR = 0x0,
- ENABLE_GRP0 = 0x1 << 0,
- ENABLE_GRP1 = 0x1 << 1,
- GICD_TYPER = 0x4,
- GICD_ITARGETSR = 0x800,
- GICD_IGROUPR = 0x80,
- GICD_NSACR = 0xe00,
-
- GICC_CTLR = 0x0,
- GICC_PMR = 0x4,
-};
-
-struct gicd {
- uint32_t *base;
- size_t num_interrupts;
-};
-
-static inline uint32_t gic_read(uint32_t *base, size_t byte_offset)
-{
- return read32(&base[byte_offset / sizeof(uint32_t)]);
-}
-
-static inline void gic_write(uint32_t *base, size_t byte_offset, uint32_t val)
-{
- write32(val, &base[byte_offset / sizeof(uint32_t)]);
-}
-
-static inline uint32_t gicd_read(struct gicd *gicd, size_t byte_offset)
+void *gicd_base(void)
{
- return gic_read(gicd->base, byte_offset);
+ return (void *)(uintptr_t)TEGRA_GICD_BASE;
}
-static inline void gicd_write(struct gicd *gicd, size_t byte_offset,
- uint32_t val)
+void *gicc_base(void)
{
- gic_write(gicd->base, byte_offset, val);
-}
-
-static void gic_write_regs(uint32_t *base, size_t offset,
- size_t tot_interrupts,
- size_t interrupts_per_reg, uint32_t val)
-{
- size_t i;
- size_t bound = sizeof(uint32_t) * tot_interrupts / interrupts_per_reg;
-
- for (i = 0; i < bound; i += sizeof(uint32_t))
- gic_write(base, offset + i, val);
-}
-
-static void gicd_write_regs(struct gicd *gicd, size_t offset,
- size_t interrupts_per_reg, uint32_t val)
-{
- gic_write_regs(gicd->base, offset, gicd->num_interrupts,
- interrupts_per_reg, val);
-}
-
-static void gicd_write_banked_regs(struct gicd *gicd, size_t offset,
- size_t interrupts_per_reg, uint32_t val)
-{
- /* 1st 32 interrupts are banked per CPU. */
- gic_write_regs(gicd->base, offset, 32, interrupts_per_reg, val);
-}
-
-static void gicd_init(struct gicd *gicd, uintptr_t base)
-{
- uint32_t typer;
-
- gicd->base = (void *)base;
-
- typer = gicd_read(gicd, GICD_TYPER);
-
- gicd->num_interrupts = 32 * ((typer & 0x1f) + 1);
-
- printk(BIOS_DEBUG, "GICD at %p. TYPER=%08x, %zu interrupts.\n",
- gicd->base, typer, gicd->num_interrupts);
-}
-
-void gic_init(void)
-{
- struct gicd gicd;
- uint32_t * const gicc = (void *)(uintptr_t)TEGRA_GICC_BASE;
- uint32_t cpu_mask;
-
- gicd_init(&gicd, TEGRA_GICD_BASE);
-
- /* Enable Group 0 and Group 1 */
- gicd_write(&gicd, GICD_CTLR, ENABLE_GRP0 | ENABLE_GRP1);
-
- /* Enable Group 0 and Group 1 in GICC and enable all priroity levels. */
- gic_write(gicc, GICC_CTLR, ENABLE_GRP0 | ENABLE_GRP1);
- gic_write(gicc, GICC_PMR, 1 << 7);
-
- cpu_mask = 1 << smp_processor_id();
- cpu_mask |= cpu_mask << 8;
- cpu_mask |= cpu_mask << 16;
-
- /* Only write banked registers for secondary CPUs. */
- if (smp_processor_id()) {
- gicd_write_banked_regs(&gicd, GICD_ITARGETSR, 4, cpu_mask);
- /* Put interrupts into Group 1. */
- gicd_write_banked_regs(&gicd, GICD_IGROUPR, 32, 0xffffffff);
- /* Allow Non-secure access to everything. */
- gicd_write_banked_regs(&gicd, GICD_NSACR, 16, 0xffffffff);
- return;
- }
-
- /* All interrupts routed to processors that execute this function. */
- gicd_write_regs(&gicd, GICD_ITARGETSR, 4, cpu_mask);
- /* Put all interrupts into Gropup 1. */
- gicd_write_regs(&gicd, GICD_IGROUPR, 32, 0xffffffff);
- /* Allow Non-secure access to everything. */
- gicd_write_regs(&gicd, GICD_NSACR, 16, 0xffffffff);
+ return (void *)(uintptr_t)TEGRA_GICC_BASE;
}