summaryrefslogtreecommitdiff
path: root/src/soc/mediatek/common/include
diff options
context:
space:
mode:
authorYidi Lin <yidilin@chromium.org>2024-10-15 16:43:39 +0800
committerYu-Ping Wu <yupingso@google.com>2024-10-23 06:35:46 +0000
commitaf3f8298d62832d1bb2bee4ef08097052e07c1a7 (patch)
tree44e17618b22cc55ca6185010770c1e01fef66107 /src/soc/mediatek/common/include
parent16062b582a7e4ea405eb58a9df8cfe5279b2684b (diff)
soc/mediatek/common: Config CAL_TOL_RATE and CAL_MAX_VAL in SoC folder
MT8196 has differenet configurations from other platforms. Make CAL_TOL_RATE and CAL_MAX_VAL as per SoC configuration in order to reuse common/pmif_clk.c BUG=none TEST=emerge-corsola coreboot; emerge-geralt coreboot Change-Id: Iefc8180e1719d9796df7457b619a8792ceb762b2 Signed-off-by: Yidi Lin <yidilin@chromium.org> Reviewed-on: https://review.coreboot.org/c/coreboot/+/84771 Reviewed-by: Yu-Ping Wu <yupingso@google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/soc/mediatek/common/include')
-rw-r--r--src/soc/mediatek/common/include/soc/pmif_sw.h6
1 files changed, 0 insertions, 6 deletions
diff --git a/src/soc/mediatek/common/include/soc/pmif_sw.h b/src/soc/mediatek/common/include/soc/pmif_sw.h
index ea26446298..c273c8e0fd 100644
--- a/src/soc/mediatek/common/include/soc/pmif_sw.h
+++ b/src/soc/mediatek/common/include/soc/pmif_sw.h
@@ -17,12 +17,6 @@ enum {
PMIF_WAIT_IDLE_US = 1000,
};
-/* calibation tolerance rate, unit: 0.1% */
-enum {
- CAL_TOL_RATE = 40,
- CAL_MAX_VAL = 0x7F,
-};
-
u32 pmif_get_ulposc_freq_mhz(u32 cali_val);
int pmif_clk_init(void);
#endif /* __SOC_MEDIATEK_PMIF_SW_H__ */