summaryrefslogtreecommitdiff
path: root/src/soc/intel
diff options
context:
space:
mode:
authorDuncan Laurie <dlaurie@chromium.org>2017-01-18 14:31:59 -0800
committerMartin Roth <martinroth@google.com>2017-01-20 17:18:48 +0100
commit3c78eae369ff3f96dbc901ca6c258b3e5fea847e (patch)
treec72275c54825a05d981df0f77c0a6b404812bed3 /src/soc/intel
parentcdb93a592274f4e8f423b5d27ecf25374e7dcd15 (diff)
google/eve: Adjust DPTF parameters
- Remove the 0mA entry for the charger performance table - Slightly raise the passive limit for TSR2/TSR3 to 55C BUG=chrome-os-partner:58666 TEST=manual testing on P1 system Change-Id: I75c66afe04afbbdb64a45833eb938e57ff21b392 Signed-off-by: Duncan Laurie <dlaurie@chromium.org> Reviewed-on: https://review.coreboot.org/18172 Tested-by: build bot (Jenkins) Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'src/soc/intel')
0 files changed, 0 insertions, 0 deletions