summaryrefslogtreecommitdiff
path: root/src/soc/intel/xeon_sp
diff options
context:
space:
mode:
authorArthur Heymans <arthur@aheymans.xyz>2020-11-06 12:59:46 +0100
committerArthur Heymans <arthur@aheymans.xyz>2020-11-14 12:29:29 +0000
commit77038b16fff3801b6209696cc4fea861800f1165 (patch)
tree37b49d3fd647774e37be5da14b9d3cc784c05d21 /src/soc/intel/xeon_sp
parent6615c6eaf798556b94ecc44d241222d6b19cd119 (diff)
soc/intel/xeon_sp: Improve generating PCH IOAPIC MADT entry
The PCH IOAPIC ID is 0x8 so it needs to be generated before the IIO IOAPICs. Since we will get rid of the ioapic_id array this makes it more readable. Change-Id: I64a3b259e438ef666fb68a433cceda10aebdb1bf Signed-off-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-on: https://review.coreboot.org/c/coreboot/+/47301 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Marc Jones <marc@marcjonesconsulting.com>
Diffstat (limited to 'src/soc/intel/xeon_sp')
-rw-r--r--src/soc/intel/xeon_sp/acpi.c33
1 files changed, 18 insertions, 15 deletions
diff --git a/src/soc/intel/xeon_sp/acpi.c b/src/soc/intel/xeon_sp/acpi.c
index f747f872ea..3b4b7133e4 100644
--- a/src/soc/intel/xeon_sp/acpi.c
+++ b/src/soc/intel/xeon_sp/acpi.c
@@ -86,6 +86,8 @@ static unsigned long add_madt_ioapic(unsigned long current, int socket, int stac
unsigned long acpi_fill_madt(unsigned long current)
{
int cur_index;
+ int ioapic_id;
+ int gsi_base;
const IIO_UDS *hob = get_iio_uds();
/* With XEON-SP FSP, PCH IOAPIC is allocated with first 120 GSIs. */
@@ -102,6 +104,12 @@ unsigned long acpi_fill_madt(unsigned long current)
current = xeonsp_acpi_create_madt_lapics(current);
cur_index = 0;
+ ioapic_id = ioapic_ids[cur_index];
+ gsi_base = gsi_bases[cur_index];
+ current += add_madt_ioapic(current, 0, 0, ioapic_id,
+ hob->PlatformData.IIO_resource[0].StackRes[0].IoApicBase,
+ gsi_base);
+ ++cur_index;
for (int socket = 0; socket < hob->PlatformData.numofIIO; ++socket) {
for (int stack = 0; stack < MAX_IIO_STACK; ++stack) {
@@ -111,25 +119,20 @@ unsigned long acpi_fill_madt(unsigned long current)
continue;
assert(cur_index < ARRAY_SIZE(ioapic_ids));
assert(cur_index < ARRAY_SIZE(gsi_bases));
- int ioapic_id = ioapic_ids[cur_index];
- int gsi_base = gsi_bases[cur_index];
- current += add_madt_ioapic(current, socket, stack, ioapic_id,
- ri->IoApicBase, gsi_base);
- ++cur_index;
+ ioapic_id = ioapic_ids[cur_index];
+ gsi_base = gsi_bases[cur_index];
+ uint32_t ioapic_base = ri->IoApicBase;
/*
* Stack 0 has non-PCH IOAPIC and PCH IOAPIC.
- * Add entry for PCH IOAPIC.
+ * The IIO IOAPIC is placed at 0x1000 from the reported base.
*/
- if (stack == 0 && socket == 0) { /* PCH IOAPIC */
- assert(cur_index < ARRAY_SIZE(ioapic_ids));
- assert(cur_index < ARRAY_SIZE(gsi_bases));
- ioapic_id = ioapic_ids[cur_index];
- gsi_base = gsi_bases[cur_index];
- current += add_madt_ioapic(current, socket, stack, ioapic_id,
- ri->IoApicBase + 0x1000, gsi_base);
- ++cur_index;
- }
+ if (stack == 0 && socket == 0)
+ ioapic_base += 0x1000;
+
+ current += add_madt_ioapic(current, socket, stack, ioapic_id,
+ ioapic_base, gsi_base);
+ ++cur_index;
}
}