diff options
author | Furquan Shaikh <furquan@google.com> | 2018-03-14 19:57:16 -0700 |
---|---|---|
committer | Furquan Shaikh <furquan@google.com> | 2018-03-16 04:43:01 +0000 |
commit | 6d5e10c05d99c475e63bbe95012066f9c585cfb3 (patch) | |
tree | 8cecb6956bed707c4a8900ab79c491ad87982698 /src/soc/intel/cannonlake | |
parent | 211bb97c67ce704fb40abb6dd9971790652237e3 (diff) |
soc/intel/apollolake and mainboards: Use pcie_rp_clkreq_pin array
This change uses an array pcie_rp_clkreq_pin for accepting CLKREQ#
from mainboards instead of defining a separate property for each root
port. This allows us to use memcpy to copy the entire array into FSP
params as well as new properties for PCIe root ports can be added as
arrays in future CLs.
BUG=b:74633273
BRANCH=reef,coral
Change-Id: Ifa05f1e38fcfd95063ec327712e472cdbd12dbb7
Signed-off-by: Furquan Shaikh <furquan@google.com>
Reviewed-on: https://review.coreboot.org/25186
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'src/soc/intel/cannonlake')
0 files changed, 0 insertions, 0 deletions