summaryrefslogtreecommitdiff
path: root/src/soc/intel/cannonlake/gspi.c
diff options
context:
space:
mode:
authorDuncan Laurie <dlaurie@google.com>2018-12-05 12:51:23 -0800
committerPatrick Georgi <pgeorgi@google.com>2018-12-07 11:18:43 +0000
commit695f2feaf8f9dd7e77749cdafbd6422fffc2be3e (patch)
tree81d4ecf9fc8535ca3b381cbc946460ea62b25860 /src/soc/intel/cannonlake/gspi.c
parent8440bf7114dbe7777fb0d0b12ec6725bf362f174 (diff)
soc/intel/cannonlake: Fix I2C clock input
The input clock for the I2C controllers was set at 133MHz but should really be 216MHz according to the kernel: https://patchwork.kernel.org/patch/10408729/ "Intel Cannon Lake PCH has much higher 216 MHz input clock to LPSS I2C than Sunrisepoint which uses 120 MHz. Preliminary information was that both share the same clock rate but actual silicon implements elevated rate for better support for 3.4 MHz high-speed I2C." This change was tested on a sarien board where an I2C trackpad that was measuring ~700MHz on I2C and is now measuring ~380MHz. Change-Id: I792d1f013da5538a2b8157e2f99b754ca7b6bf70 Signed-off-by: Duncan Laurie <dlaurie@google.com> Reviewed-on: https://review.coreboot.org/c/30061 Reviewed-by: Aaron Durbin <adurbin@chromium.org> Reviewed-by: Furquan Shaikh <furquan@google.com> Reviewed-by: Lijian Zhao <lijian.zhao@intel.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/soc/intel/cannonlake/gspi.c')
0 files changed, 0 insertions, 0 deletions