summaryrefslogtreecommitdiff
path: root/src/soc/intel/broadwell/pch
diff options
context:
space:
mode:
authorElyes Haouas <ehaouas@noos.fr>2024-08-14 06:35:17 +0200
committerElyes Haouas <ehaouas@noos.fr>2024-10-23 23:41:26 +0000
commitd4ac047c78c3fec22107bc66a499144ab5602a5f (patch)
tree9c99d4e31c9ad70fbb9a8d4160d11a84b1d8838e /src/soc/intel/broadwell/pch
parenta890da52ef7144b9a92a6f300a1c04cbdc3304ce (diff)
soc/intel/broadwell; Use boolean for pch_is_wpt_xx
Use boolean for pch_is_wpt() and pch_is_wpt_ulx(). Change-Id: Ifd1a46ebdbe08df6cc21ada100b94930b02cd7de Signed-off-by: Elyes Haouas <ehaouas@noos.fr> Reviewed-on: https://review.coreboot.org/c/coreboot/+/83903 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: coreboot org <coreboot.org@gmail.com>
Diffstat (limited to 'src/soc/intel/broadwell/pch')
-rw-r--r--src/soc/intel/broadwell/pch/adsp.c1
-rw-r--r--src/soc/intel/broadwell/pch/lpc.c1
-rw-r--r--src/soc/intel/broadwell/pch/pch.c15
3 files changed, 10 insertions, 7 deletions
diff --git a/src/soc/intel/broadwell/pch/adsp.c b/src/soc/intel/broadwell/pch/adsp.c
index 7da807a6fd..05b1e60af2 100644
--- a/src/soc/intel/broadwell/pch/adsp.c
+++ b/src/soc/intel/broadwell/pch/adsp.c
@@ -13,6 +13,7 @@
#include <soc/rcba.h>
#include <soc/intel/broadwell/pch/chip.h>
#include <southbridge/intel/lynxpoint/iobp.h>
+#include <stdbool.h>
static void adsp_init(struct device *dev)
{
diff --git a/src/soc/intel/broadwell/pch/lpc.c b/src/soc/intel/broadwell/pch/lpc.c
index 8a703df395..49a36b148a 100644
--- a/src/soc/intel/broadwell/pch/lpc.c
+++ b/src/soc/intel/broadwell/pch/lpc.c
@@ -22,6 +22,7 @@
#include <southbridge/intel/common/rtc.h>
#include <southbridge/intel/lynxpoint/iobp.h>
#include <southbridge/intel/lynxpoint/lp_gpio.h>
+#include <stdbool.h>
static void pch_enable_ioapic(struct device *dev)
{
diff --git a/src/soc/intel/broadwell/pch/pch.c b/src/soc/intel/broadwell/pch/pch.c
index ddb51ccf12..fa03d7359a 100644
--- a/src/soc/intel/broadwell/pch/pch.c
+++ b/src/soc/intel/broadwell/pch/pch.c
@@ -10,6 +10,7 @@
#include <soc/serialio.h>
#include <soc/spi.h>
#include <southbridge/intel/lynxpoint/iobp.h>
+#include <stdbool.h>
u8 pch_revision(void)
{
@@ -21,14 +22,14 @@ u16 pch_type(void)
return pci_read_config16(PCH_DEV_LPC, PCI_DEVICE_ID);
}
-/* Return 1 if PCH type is WildcatPoint */
-int pch_is_wpt(void)
+/* Return true if PCH type is WildcatPoint */
+bool pch_is_wpt(void)
{
- return ((pch_type() & 0xfff0) == 0x9cc0) ? 1 : 0;
+ return ((pch_type() & 0xfff0) == 0x9cc0) ? true : false;
}
-/* Return 1 if PCH type is WildcatPoint ULX */
-int pch_is_wpt_ulx(void)
+/* Return true if PCH type is WildcatPoint ULX */
+bool pch_is_wpt_ulx(void)
{
u16 lpcid = pch_type();
@@ -36,10 +37,10 @@ int pch_is_wpt_ulx(void)
case PCH_WPT_BDW_Y_SAMPLE:
case PCH_WPT_BDW_Y_PREMIUM:
case PCH_WPT_BDW_Y_BASE:
- return 1;
+ return true;
}
- return 0;
+ return false;
}
u32 pch_read_soft_strap(int id)