summaryrefslogtreecommitdiff
path: root/src/soc/intel/alderlake/me.c
diff options
context:
space:
mode:
authorBora Guvendik <bora.guvendik@intel.com>2020-11-13 21:35:19 -0800
committerPatrick Georgi <pgeorgi@google.com>2020-11-22 22:34:38 +0000
commitc3c3e453ff4e6d73b52d88ab08a708610997f334 (patch)
treeb6378e41023baaa508f09b64ed694621f800fda0 /src/soc/intel/alderlake/me.c
parentf9961fff31b3d91616e3526a4430733270fc109b (diff)
soc/intel/tigerlake: Fix overlapping memory address used for early GSPI2 and UART bars
BAR address used during early initilization of GPSI 2 is overlapping with UART bar. //For GSPI2 this is the address calculated GSPI_BUS_BASE(0xFE030000,2)=0xFE032000 GSPI_BUS_BASE(bar, bus) ((bar) + (bus) * 4 * KiB) //overlaps with CONSOLE_UART_BASE_ADDRESS -> 0xfe032000 Change-Id: Id9f2140a6dd21c2cb8d75823cc83cced0c660179 Signed-off-by: Bora Guvendik <bora.guvendik@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/47643 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Anil Kumar K <anil.kumar.k@intel.com> Reviewed-by: Furquan Shaikh <furquan@google.com> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Diffstat (limited to 'src/soc/intel/alderlake/me.c')
0 files changed, 0 insertions, 0 deletions