summaryrefslogtreecommitdiff
path: root/src/soc/intel/Kconfig
diff options
context:
space:
mode:
authorGaggery Tsai <gaggery.tsai@intel.com>2018-12-28 10:26:44 -0800
committerDuncan Laurie <dlaurie@chromium.org>2019-01-11 23:42:39 +0000
commit3afb84a24583f5dee9fb407f11b32253d59392bf (patch)
treea1843c38806e7a4e938712c2fefea084bf25045e /src/soc/intel/Kconfig
parent64925b5128d8ed27bd1780f6cb25805aecc659e6 (diff)
src/drivers/intel/wifi: Add a W/A for Intel ThP2 9260
This patch adds a workaround for ThP2. The PCIe root port LCTL2.TLS is by default GEN1 and ThP has bad synchronization on polarity inversion. When the root port request for speed change, ThP doesn’t confirm the request, and both sides are moving to polling after timeout, hot reset is issued, and then most of the CFG space is initialized. From the observation, CCC/ECPM/LTR would be reset to default but CCC/ECPM of root port and end devices have been reconfigured in pci_scan. The LTR configuration for root port is still missing. BUG=B:117618636 BRANCH=None TEST=Warm/cold reset for 10 times and didn't see unsupported request related AER error messages & $lspci -vvs 00:1c.0|grep LTR and ensure LTR+ is presenti & $iotools pci_read32 0 0x1c 0 0x68 and ensure bit10 is set. Change-Id: Id5d2814488fbc9db927edb2ead972b73ebc336ce Signed-off-by: Gaggery Tsai <gaggery.tsai@intel.com> Reviewed-on: https://review.coreboot.org/c/30486 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Patrick Rudolph <siro@das-labor.org> Reviewed-by: Duncan Laurie <dlaurie@chromium.org>
Diffstat (limited to 'src/soc/intel/Kconfig')
0 files changed, 0 insertions, 0 deletions