aboutsummaryrefslogtreecommitdiff
path: root/src/northbridge/amd/pi
diff options
context:
space:
mode:
authorHannah Williams <hannah.williams@intel.com>2017-06-24 08:33:15 -0700
committerMartin Roth <martinroth@google.com>2017-07-28 16:27:53 +0000
commita61884a8a1338c0e6128cf050827c5d1cd5ef8f3 (patch)
tree6b2279a81a15f8bbbc25ed2a7fc39073264b16e4 /src/northbridge/amd/pi
parent3c6377fb4fcdff89e1509e9eeab7ce563dc45053 (diff)
soc/intel/apollolake: Add CNVI and PCIE IRQs for GLK
Change-Id: I0387ccf6970e6169cbebd232ae210731338d0900 Signed-off-by: Hannah Williams <hannah.williams@intel.com> Reviewed-on: https://review.coreboot.org/20755 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'src/northbridge/amd/pi')
0 files changed, 0 insertions, 0 deletions