aboutsummaryrefslogtreecommitdiff
path: root/src/northbridge/amd/agesa
diff options
context:
space:
mode:
authorKyösti Mälkki <kyosti.malkki@gmail.com>2017-03-27 19:02:55 +0300
committerKyösti Mälkki <kyosti.malkki@gmail.com>2017-04-08 15:19:09 +0200
commite522258907c0f16fb46c8abfed64532fd3d81202 (patch)
tree9107ba99f00c4e3b5dde029326b1707de11829df /src/northbridge/amd/agesa
parente223c3aee9ac7f3b91fbbb810e9f2b2acd3fc4f6 (diff)
AGESA f14: Fix memory clock register decoding
Bottom five LSBs are used to store the running frequency of memory clock. Change-Id: I2dfcf1950883836499ea2ca95f9eb72ccdfb979c Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: https://review.coreboot.org/19042 Tested-by: build bot (Jenkins) Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Reviewed-by: Martin Roth <martinroth@google.com>
Diffstat (limited to 'src/northbridge/amd/agesa')
0 files changed, 0 insertions, 0 deletions