aboutsummaryrefslogtreecommitdiff
path: root/src/mainboard
diff options
context:
space:
mode:
authorLijian Zhao <lijian.zhao@intel.com>2018-02-07 17:00:41 -0800
committerMartin Roth <martinroth@google.com>2018-02-10 23:58:29 +0000
commit3dd7d84c7c2e98eba8e5a6580a481ef7a8e5f89b (patch)
tree95b59e0be01332262a59aba24ad7b780f4bc1b28 /src/mainboard
parentb924f405701f7d4182f1f1af7164e69acf87d4fd (diff)
mainboard/google/meowth: Enable ECT again
Previously ECT was disabled in commit 22401, on D0 stepping system and FSP version 7.x.20.52, disabling ECT will cause memory training failure and the system is stuck at post code 00D5h. BUG=b.72473063 TEST=Apply patch and build coreboot image, flash into meowth P0 system with D0 stepping silicon installed, system can pass memory training and boot up into OS. Change-Id: I7dd0a7dfe2993ad9cfaf00050175e5a47468b471 Signed-off-by: Lijian Zhao <lijian.zhao@intel.com> Reviewed-on: https://review.coreboot.org/23645 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Aaron Durbin <adurbin@chromium.org> Reviewed-by: Nick Vaccaro <nvaccaro@google.com>
Diffstat (limited to 'src/mainboard')
-rw-r--r--src/mainboard/google/zoombini/variants/meowth/memory.c4
1 files changed, 2 insertions, 2 deletions
diff --git a/src/mainboard/google/zoombini/variants/meowth/memory.c b/src/mainboard/google/zoombini/variants/meowth/memory.c
index 7c2fa20441..c72ffeab4f 100644
--- a/src/mainboard/google/zoombini/variants/meowth/memory.c
+++ b/src/mainboard/google/zoombini/variants/meowth/memory.c
@@ -82,8 +82,8 @@ static const struct lpddr4_cfg meowth_lpddr4_cfg = {
/* Meowth is a non-interleaved design */
.dq_pins_interleaved = 0,
- /* Disable Early Command Training */
- .ect = 0,
+ /* Enable Early Command Training */
+ .ect = 1,
};
const struct lpddr4_cfg *variant_lpddr4_config(void)