summaryrefslogtreecommitdiff
path: root/src/mainboard/pcengines/apu1
diff options
context:
space:
mode:
authorMatthew Garrett <mjg59@google.com>2019-07-19 17:02:07 -0700
committerMartin Roth <martinroth@google.com>2019-07-21 18:44:19 +0000
commit13e7a2fd353cb07802c86f2258d41a2c5e54eab7 (patch)
tree6fe6cd95cffe443cefdf3fdb8cdf04f2619d5f6e /src/mainboard/pcengines/apu1
parentbcbc514cfa9f2e6da4002693a67abf42de39336d (diff)
soc/intel/skylake: Enable Energy/Performance Bias control
Bit 18 of MSR_POWER_CTL is documented as reserved, but we're setting it on Haswell in order to enable EPB. It seems to work on SKL/KBL as well, so do it there too. Signed-off-by: Matthew Garrett <mjg59@google.com> Change-Id: I83da1a57a04dac206cc67f2c256d0c102965abc2 Reviewed-on: https://review.coreboot.org/c/coreboot/+/34458 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com>
Diffstat (limited to 'src/mainboard/pcengines/apu1')
0 files changed, 0 insertions, 0 deletions