diff options
author | Scott Duplichan <scott@notabs.org> | 2011-06-18 10:46:45 -0500 |
---|---|---|
committer | Cristian Măgherușan-Stanciu <cristi.magherusan@gmail.com> | 2011-06-19 02:50:32 +0200 |
commit | 8fed77ae4c46122859d0718678e54546e126d4bc (patch) | |
tree | 67a67eed2ead6e6833e17096a213a0f20005ede5 /src/mainboard/iwill | |
parent | 47b3fb403d5b7f7fc756d3567bacf66ea0c1b9e9 (diff) |
ASRock E350M1: Configure SB800 GPP ports to support onboard pcie nic
Scott Duplichan's patch from the mailing list:
sb800 cimx wrapper: Run the complete sb800 cimx sbBeforePciInit() function
once, after determining device 0x15 function enables.
1) Update the asrock e350m1 devicetree.cb to match the hardware.
2) Change the way the sb800 cimx wrapper code works. The original
cimx code calls sb800 cimx function sbBeforePciInit() once. When
ported to coreboot, the gpp component of this function was called
once for each gpp port, as the gpp port's enable/disable state
became known. A 05/15/2011 change makes the early gpp code run
only once, triggered by processing the 4th gpp port. This method
is not general enough because the 4th gpp port is not enabled on
all boards. With the current change, the early gpp code runs when
the first gpp port is processed. If any gpp ports are enabled, the
first must be enabled. Tested with Win7 and linux on asrock e350m1.
This change will also affect amd inagua, and has not been tested
on that board.
Change-Id: I93d44c216bfcab3c3a8fbb79d23dab43a65850e6
Signed-off-by: Scott Duplichan <scott@notabs.org>
Acked-by: Marshall Buschman <mbuschman@lucidmachines.com>
Reviewed-on: http://review.coreboot.org/44
Tested-by: build bot (Jenkins)
Reviewed-by: Cristian Măgherușan-Stanciu <cristi.magherusan@gmail.com>
Diffstat (limited to 'src/mainboard/iwill')
0 files changed, 0 insertions, 0 deletions