summaryrefslogtreecommitdiff
path: root/src/mainboard/intel/minnow3
diff options
context:
space:
mode:
authorRonak Kanabar <ronak.kanabar@intel.com>2021-07-15 19:02:22 +0530
committerFelix Held <felix-coreboot@felixheld.de>2021-09-09 14:41:52 +0000
commit1f88a71aa8dd950b62556bd421dcf5edf3c01f9a (patch)
tree9abf973862780d1ad30fef33dab465e50d294799 /src/mainboard/intel/minnow3
parent5eb5f863b5f7cf24b991755ee1216023a55cd673 (diff)
soc/intel/alderlake: Enable Irms UPD for ADL
This change sets Irms config in FSP if TdcTimeWindow and TdcCurrentLimit is set to non zero. It results VR TDC Input current to be treated as it is root mean square. This change also optimizes the check of TdcTimeWindow and TdcCurrentLimit for TdcEnable UPD. BRANCH=None TEST=Build and boot brya with debug FSP and verify Irms UPD value from logs Change-Id: Ice5c775ef9560503109957a1ed994af1d287aafc Signed-off-by: Ronak Kanabar <ronak.kanabar@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/56330 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Sridhar Siricilla <sridhar.siricilla@intel.com> Reviewed-by: V Sowmya <v.sowmya@intel.com>
Diffstat (limited to 'src/mainboard/intel/minnow3')
0 files changed, 0 insertions, 0 deletions