summaryrefslogtreecommitdiff
path: root/src/mainboard/google
diff options
context:
space:
mode:
authorV Sowmya <v.sowmya@intel.com>2020-05-10 20:41:24 +0530
committerFurquan Shaikh <furquan@google.com>2020-06-03 07:07:46 +0000
commit09bb428afaaf8440e2fd951ec63a5beb7ed1a2b0 (patch)
treed189dcc3e58501f2af51becbeee0678f1fbb822c /src/mainboard/google
parent2fe7471962dd32f4bbf97d815692f956685e903a (diff)
mb/google/hatch: Modify the puff fmd files to support CSE Lite SKU
This patch modified the puff fmd files to support CSE Lite SKU. * Reduce the SI_ALL size to 3MiB since ME binary size is less than 2.5MiB. * Increase the FW_MAIN_A/B size to accommodate the ME_RW update binary with CSE Lite SKU. BUG=b:154561163 TEST=Build and boot puff with CSE Lite SKU. Cq-Depend: chrome-internal:3046770 Change-Id: I4d39a1bdeabf48fc740da67539f48a9ff72c442c Signed-off-by: V Sowmya <v.sowmya@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/41198 Reviewed-by: Sridhar Siricilla <sridhar.siricilla@intel.com> Reviewed-by: Furquan Shaikh <furquan@google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/google')
-rw-r--r--src/mainboard/google/hatch/chromeos-puff-16MiB.fmd24
-rw-r--r--src/mainboard/google/hatch/chromeos-puff-32MiB.fmd22
2 files changed, 23 insertions, 23 deletions
diff --git a/src/mainboard/google/hatch/chromeos-puff-16MiB.fmd b/src/mainboard/google/hatch/chromeos-puff-16MiB.fmd
index 9f0981940d..61a0b0fbb4 100644
--- a/src/mainboard/google/hatch/chromeos-puff-16MiB.fmd
+++ b/src/mainboard/google/hatch/chromeos-puff-16MiB.fmd
@@ -1,20 +1,20 @@
FLASH@0xff000000 0x1000000 {
- SI_ALL@0x0 0x400000 {
+ SI_ALL@0x0 0x300000 {
SI_DESC@0x0 0x1000
- SI_ME@0x1000 0x3ff000
+ SI_ME@0x1000 0x2ff000
}
- SI_BIOS@0x400000 0xc00000 {
- RW_SECTION_A@0x0 0x368000 {
+ SI_BIOS@0x300000 0xd00000 {
+ RW_SECTION_A@0x0 0x3e8000 {
VBLOCK_A@0x0 0x10000
- FW_MAIN_A(CBFS)@0x10000 0x357fc0
- RW_FWID_A@0x367fc0 0x40
+ FW_MAIN_A(CBFS)@0x10000 0x3d7fc0
+ RW_FWID_A@0x3e7fc0 0x40
}
- RW_SECTION_B@0x368000 0x368000 {
+ RW_SECTION_B@0x3e8000 0x3e8000 {
VBLOCK_B@0x0 0x10000
- FW_MAIN_B(CBFS)@0x10000 0x357fc0
- RW_FWID_B@0x367fc0 0x40
+ FW_MAIN_B(CBFS)@0x10000 0x3d7fc0
+ RW_FWID_B@0x3e7fc0 0x40
}
- RW_MISC@0x6D0000 0x30000 {
+ RW_MISC@0x7d0000 0x30000 {
UNIFIED_MRC_CACHE@0x0 0x20000 {
RECOVERY_MRC_CACHE@0x0 0x10000
RW_MRC_CACHE@0x10000 0x10000
@@ -29,8 +29,8 @@ FLASH@0xff000000 0x1000000 {
RW_SPD_CACHE(PRESERVE)@0x2f000 0x1000
}
# RW_LEGACY needs to be minimum of 1MB
- RW_LEGACY(CBFS)@0x700000 0x100000
- WP_RO@0x800000 0x400000 {
+ RW_LEGACY(CBFS)@0x800000 0x100000
+ WP_RO@0x900000 0x400000 {
RO_VPD(PRESERVE)@0x0 0x4000
RO_SECTION@0x4000 0x3fc000 {
FMAP@0x0 0x800
diff --git a/src/mainboard/google/hatch/chromeos-puff-32MiB.fmd b/src/mainboard/google/hatch/chromeos-puff-32MiB.fmd
index 37bc1bd832..81840b1e60 100644
--- a/src/mainboard/google/hatch/chromeos-puff-32MiB.fmd
+++ b/src/mainboard/google/hatch/chromeos-puff-32MiB.fmd
@@ -1,24 +1,24 @@
FLASH@0xfe000000 0x2000000 {
- SI_ALL@0x0 0x400000 {
+ SI_ALL@0x0 0x300000 {
SI_DESC@0x0 0x1000
- SI_ME@0x1000 0x3ff000
+ SI_ME@0x1000 0x2ff000
}
- SI_BIOS@0x400000 0x1c00000 {
+ SI_BIOS@0x300000 0x1d00000 {
# Place RW_LEGACY at the start of BIOS region such that the rest
# of BIOS regions start at 16MiB boundary. Since this is a 32MiB
# SPI flash only the top 16MiB actually gets memory mapped.
RW_LEGACY(CBFS)@0x0 0x1000000
- RW_SECTION_A@0x1000000 0x3e0000 {
+ RW_SECTION_A@0x1000000 0x460000 {
VBLOCK_A@0x0 0x10000
- FW_MAIN_A(CBFS)@0x10000 0x3cffc0
- RW_FWID_A@0x3dffc0 0x40
+ FW_MAIN_A(CBFS)@0x10000 0x44ffc0
+ RW_FWID_A@0x45ffc0 0x40
}
- RW_SECTION_B@0x13e0000 0x3e0000 {
+ RW_SECTION_B@0x1460000 0x460000 {
VBLOCK_B@0x0 0x10000
- FW_MAIN_B(CBFS)@0x10000 0x3cffc0
- RW_FWID_B@0x3dffc0 0x40
+ FW_MAIN_B(CBFS)@0x10000 0x44ffc0
+ RW_FWID_B@0x45ffc0 0x40
}
- RW_MISC@0x17c0000 0x40000 {
+ RW_MISC@0x18c0000 0x40000 {
UNIFIED_MRC_CACHE(PRESERVE)@0x0 0x30000 {
RECOVERY_MRC_CACHE@0x0 0x10000
RW_MRC_CACHE@0x10000 0x20000
@@ -34,7 +34,7 @@ FLASH@0xfe000000 0x2000000 {
}
# Make WP_RO region align with SPI vendor
# memory protected range specification.
- WP_RO@0x1800000 0x400000 {
+ WP_RO@0x1900000 0x400000 {
RO_VPD(PRESERVE)@0x0 0x4000
RO_SECTION@0x4000 0x3fc000 {
FMAP@0x0 0x800