diff options
author | Felix Singer <felixsinger@posteo.net> | 2024-05-02 02:50:40 +0200 |
---|---|---|
committer | Felix Held <felix-coreboot@felixheld.de> | 2024-05-06 10:40:05 +0000 |
commit | cdc061d81da41c894ce277d8b0c2d012dea7fca7 (patch) | |
tree | 18e1869e0383fb9096f3bd0cbdcf4082ab25efde /src/mainboard/google/sarien/variants | |
parent | cc452db5b091c6f5ee03320d75fb305c650f64ed (diff) |
mb/google/sarien: Make use of chipset dt reference names
Replace the PCI numbers with the reference names from the chipset
devicetree. Also, remove their comments since they are superfluous now.
Change-Id: I49f5fda5628b2ebc76cd8db20c8f7fe85c676c7a
Signed-off-by: Felix Singer <felixsinger@posteo.net>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/82157
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Matt DeVillier <matt.devillier@gmail.com>
Diffstat (limited to 'src/mainboard/google/sarien/variants')
-rw-r--r-- | src/mainboard/google/sarien/variants/arcada/devicetree.cb | 51 | ||||
-rw-r--r-- | src/mainboard/google/sarien/variants/sarien/devicetree.cb | 56 |
2 files changed, 55 insertions, 52 deletions
diff --git a/src/mainboard/google/sarien/variants/arcada/devicetree.cb b/src/mainboard/google/sarien/variants/arcada/devicetree.cb index 43fd2f0019..fcaa730240 100644 --- a/src/mainboard/google/sarien/variants/arcada/devicetree.cb +++ b/src/mainboard/google/sarien/variants/arcada/devicetree.cb @@ -209,16 +209,16 @@ chip soc/intel/cannonlake register "gpio_pm[COMM_4]" = "MISCCFG_GPIO_PM_CONFIG_BITS" device domain 0 on - device pci 02.0 on end # Integrated Graphics Device - device pci 04.0 on end # SA Thermal device - device pci 12.0 on end # Thermal Subsystem - device pci 13.0 on # Integrated Sensor Hub + device ref igpu on end + device ref dptf on end + device ref thermal on end + device ref ish on chip drivers/intel/ish register "firmware_name" = ""arcada_ish.bin"" device generic 0 on end end end - device pci 14.0 on + device ref xhci on chip drivers/usb/acpi register "desc" = ""Root Hub"" register "type" = "UPC_TYPE_HUB" @@ -292,14 +292,14 @@ chip soc/intel/cannonlake end end end - end # USB xHCI - device pci 14.3 on + end + device ref cnvi_wifi on chip drivers/wifi/generic register "wake" = "PME_B0_EN_BIT" device generic 0 on end end - end # CNVi wifi - device pci 15.0 on + end + device ref i2c0 on chip drivers/i2c/hid register "generic.hid" = ""WCOM48E2"" register "generic.desc" = ""Wacom Touchscreen"" @@ -313,8 +313,8 @@ chip soc/intel/cannonlake register "hid_desc_reg_offset" = "0x1" device i2c 0A on end end - end # I2C #0 - device pci 15.1 on + end + device ref i2c1 on chip drivers/i2c/generic register "hid" = ""ELAN0000"" register "desc" = ""ELAN Touchpad"" @@ -330,37 +330,38 @@ chip soc/intel/cannonlake register "hid_desc_reg_offset" = "0x20" device i2c 2a on end end - end # I2C #1 - device pci 17.0 on end # SATA - device pci 19.0 on + end + device ref sata on end + device ref i2c4 on chip drivers/i2c/tpm register "hid" = ""GOOG0005"" register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_D18_IRQ)" device i2c 50 on end end - end # I2C #4 - device pci 19.2 on end # UART #2 - device pci 1d.1 on + end + device ref uart2 on end + device ref pcie_rp10 on smbios_slot_desc "SlotTypeM2Socket1_SD" "SlotLengthOther" "2230" "SlotDataBusWidth1X" register "PcieRpSlotImplemented[9]" = "1" - end # PCI Express Port 10 - device pci 1d.2 on # PCI Express Port 11 + end + device ref pcie_rp11 on register "PcieRpSlotImplemented[10]" = "1" end - device pci 1d.4 on + device ref pcie_rp13 on + # x4 lanes chip drivers/generic/bayhub register "power_saving" = "1" device pci 00.0 on end end smbios_slot_desc "SlotTypeM2Socket3" "SlotLengthOther" "2280" "SlotDataBusWidth4X" register "PcieRpSlotImplemented[12]" = "1" - end # PCI Express Port 13 (x4) - device pci 1f.0 on + end + device ref lpc_espi on chip ec/google/wilco device pnp 0c09.0 on end end - end # LPC/eSPI - device pci 1f.3 on end # Intel HDA - device pci 1f.4 on end # SMBus + end + device ref hda on end + device ref smbus on end end end diff --git a/src/mainboard/google/sarien/variants/sarien/devicetree.cb b/src/mainboard/google/sarien/variants/sarien/devicetree.cb index 7c71fc0b0a..589ea1c3aa 100644 --- a/src/mainboard/google/sarien/variants/sarien/devicetree.cb +++ b/src/mainboard/google/sarien/variants/sarien/devicetree.cb @@ -214,10 +214,10 @@ chip soc/intel/cannonlake register "gpio_pm[COMM_4]" = "MISCCFG_GPIO_PM_CONFIG_BITS" device domain 0 on - device pci 02.0 on end # Integrated Graphics Device - device pci 04.0 on end # SA Thermal device - device pci 12.0 on end # Thermal Subsystem - device pci 14.0 on + device ref igpu on end + device ref dptf on end + device ref thermal on end + device ref xhci on chip drivers/usb/acpi register "desc" = ""Root Hub"" register "type" = "UPC_TYPE_HUB" @@ -303,14 +303,14 @@ chip soc/intel/cannonlake end end end - end # USB xHCI - device pci 14.3 on + end + device ref cnvi_wifi on chip drivers/wifi/generic register "wake" = "PME_B0_EN_BIT" device generic 0 on end end - end # CNVi wifi - device pci 15.0 on + end + device ref i2c0 on chip drivers/i2c/hid register "generic.hid" = ""ELAN900C"" register "generic.desc" = ""ELAN Touchscreen"" @@ -342,8 +342,8 @@ chip soc/intel/cannonlake register "device_present_gpio_invert" = "1" device i2c 34 on end end - end # I2C #0 - device pci 15.1 on + end + device ref i2c1 on chip drivers/i2c/generic register "hid" = ""ELAN0000"" register "desc" = ""ELAN Touchpad"" @@ -351,48 +351,50 @@ chip soc/intel/cannonlake register "detect" = "1" device i2c 2c on end end - end # I2C #1 - device pci 17.0 on end # SATA - device pci 19.0 on + end + device ref sata on end + device ref i2c4 on chip drivers/i2c/tpm register "hid" = ""GOOG0005"" register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_D18_IRQ)" device i2c 50 on end end - end # I2C #4 - device pci 19.2 on end # UART #2 - device pci 1c.0 on # PCI Express Port 1 (USB) + end + device ref uart2 on end + device ref pcie_rp1 on + # USB register "PcieRpSlotImplemented[0]" = "1" end - device pci 1c.7 on # PCI Express Port 8 + device ref pcie_rp8 on register "PcieRpSlotImplemented[7]" = "1" end - device pci 1d.0 on + device ref pcie_rp9 on chip drivers/generic/bayhub register "power_saving" = "1" device pci 00.0 on end end smbios_slot_desc "SlotTypeM2Socket1_SD" "SlotLengthOther" "2230" "SlotDataBusWidth1X" register "PcieRpSlotImplemented[8]" = "1" - end # PCI Express Port 9 - device pci 1d.1 on # PCI Express Port 10 + end + device ref pcie_rp10 on register "PcieRpSlotImplemented[9]" = "1" end - device pci 1d.4 on + device ref pcie_rp13 on + # x4 lanes chip drivers/generic/bayhub register "power_saving" = "1" device pci 00.0 on end end smbios_slot_desc "SlotTypeM2Socket3" "SlotLengthOther" "2280" "SlotDataBusWidth4X" register "PcieRpSlotImplemented[12]" = "1" - end # PCI Express Port 13 (x4) - device pci 1f.0 on + end + device ref lpc_espi on chip ec/google/wilco device pnp 0c09.0 on end end - end # LPC/eSPI - device pci 1f.3 on end # Intel HDA - device pci 1f.4 on end # SMBus - device pci 1f.6 on end # GbE + end + device ref hda on end + device ref smbus on end + device ref gbe on end end end |