summaryrefslogtreecommitdiff
path: root/src/mainboard/google/link
diff options
context:
space:
mode:
authorArthur Heymans <arthur@aheymans.xyz>2019-01-21 17:48:55 +0100
committerPatrick Georgi <pgeorgi@google.com>2019-01-23 14:57:56 +0000
commitb3f2323e84a8ed47f9cd6aa4d2b885d58da58d97 (patch)
tree1574b51da9ceb7b8f453f2d9cb7c77088448b829 /src/mainboard/google/link
parent1a9034cca606ad7e2c1202c190a329bd8821afb4 (diff)
mb/*/*/devicetree.cb: Make sandybridge devicetree uniform
This is a merely cosmetic change. Change-Id: If36419fbee9628b591116604bf32fe00a4f08c17 Signed-off-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-on: https://review.coreboot.org/c/31030 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: HAOUAS Elyes <ehaouas@noos.fr> Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Reviewed-by: Tristan Corrick <tristan@corrick.kiwi>
Diffstat (limited to 'src/mainboard/google/link')
-rw-r--r--src/mainboard/google/link/devicetree.cb2
1 files changed, 1 insertions, 1 deletions
diff --git a/src/mainboard/google/link/devicetree.cb b/src/mainboard/google/link/devicetree.cb
index 07be8e7c26..c3b93f0206 100644
--- a/src/mainboard/google/link/devicetree.cb
+++ b/src/mainboard/google/link/devicetree.cb
@@ -26,7 +26,7 @@ chip northbridge/intel/sandybridge
end
chip cpu/intel/model_206ax
# Magic APIC ID to locate this chip
- device lapic 0xACAC off end
+ device lapic 0xacac off end
register "c1_acpower" = "1" # ACPI(C1) = MWAIT(C1)
register "c2_acpower" = "3" # ACPI(C2) = MWAIT(C3)