summaryrefslogtreecommitdiff
path: root/src/include
diff options
context:
space:
mode:
authorStefan Tauner <stefan.tauner@gmx.at>2013-06-20 18:05:06 +0200
committerRonald G. Minnich <rminnich@gmail.com>2013-06-23 23:36:03 +0200
commitdbc6fcd021759280c71b0e246c0ede34f4879bac (patch)
treecec3448dd91f0ea075ce5f7d58b1809dc00925c8 /src/include
parenta390d779668146b60fdb89eaa709054d7811df7e (diff)
inteltool: add initial support for Nehalem
Also, add pretty printing of Westmere's DMI registers (tested on my t410s by staring at non-zero output values :) Apparently Nehalem does not have a MEMBAR? But there are some documented memory controller control registers in PCI configuration space... left out for now. The PCIEXBAR is not documented publicly AFAICT, but there is a similar register on a device on bus 0xFF. phcoder might know more... Change-Id: I5faadb6e4f701728f5290276c02809b4993bd86d Signed-off-by: Stefan Tauner <stefan.tauner@gmx.at> Reviewed-on: http://review.coreboot.org/3505 Tested-by: build bot (Jenkins) Reviewed-by: Ronald G. Minnich <rminnich@gmail.com>
Diffstat (limited to 'src/include')
0 files changed, 0 insertions, 0 deletions