diff options
author | Aaron Durbin <adurbin@chromium.org> | 2016-05-26 11:00:44 -0500 |
---|---|---|
committer | Aaron Durbin <adurbin@chromium.org> | 2016-05-27 19:53:34 +0200 |
commit | bef75e7dd9450679d1605df8326a4dfbf2800ff9 (patch) | |
tree | b796db12537b2a6d9c4fa5c618957b18652a5ac9 /src/include/wrdd.h | |
parent | 10221a0e570717760087163b075f7f535f882b61 (diff) |
soc/intel/apollolake: add support for verstage
There previously was no support for building verstage on apollolake.
Add that suport by linking in the appropriate modules as well as
providing vboot_platform_is_resuming(). The link address for verstage
is the same as FSP-M because they would never be in CAR along side
each other. Additionally, program the ACPI I/O BAR and enable decoding
so sleep state can be determined for early firmware verification.
Change-Id: I1a0baab342ac55fd82dbed476abe0063787e3491
Signed-off-by: Aaron Durbin <adurbin@chromium.org>
Reviewed-on: https://review.coreboot.org/14972
Tested-by: build bot (Jenkins)
Reviewed-by: Furquan Shaikh <furquan@google.com>
Diffstat (limited to 'src/include/wrdd.h')
0 files changed, 0 insertions, 0 deletions