summaryrefslogtreecommitdiff
path: root/src/include/spi_flash.h
diff options
context:
space:
mode:
authorAngel Pons <th3fanbus@gmail.com>2020-11-13 13:42:07 +0100
committerAngel Pons <th3fanbus@gmail.com>2020-11-19 23:03:38 +0000
commitdca3cb572bb2f506b8ec57bb7e6017b0b5e8acf2 (patch)
tree2a067b11bf57dbc87109024db4c0b2215d23077d /src/include/spi_flash.h
parent7f1363d9b4672c79b2538dcf9757cbb036aaf3e3 (diff)
nb/intel/sandybridge: Limit SRT to Ivy Bridge and slow RAM
Reference code never enables SRT for Sandy Bridge, and only enables it for Ivy Bridge when the memory frequency is at most 1066 MHz. Tested on Asus P8H61-M PRO, still boots. Change-Id: I50527f311340584cf8290de2114ec2694cca3a83 Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/47568 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
Diffstat (limited to 'src/include/spi_flash.h')
0 files changed, 0 insertions, 0 deletions