diff options
author | Julius Werner <jwerner@chromium.org> | 2021-07-13 15:57:29 -0700 |
---|---|---|
committer | Patrick Georgi <pgeorgi@google.com> | 2021-07-15 14:05:34 +0000 |
commit | df5062215fadc0b028e92cc2d7c521d3b1a5e73d (patch) | |
tree | fd7776551b976086e5ceb0ca35da3ebf4bf6a5f5 /src/include/pc80 | |
parent | 825693a3d5d95b5ef447c04c60891dfa977e7cff (diff) |
drivers: spi_flash: Add Fast Read Dual I/O support
The Fast Read Dual Output and Fast Read Dual I/O commands are
practically identical, the only difference being how the read address is
transferred (saving a whooping 2 bytes which is totally irrelevant for
the amounts of data coreboot tends to read). We originally implemented
Fast Read Dual Output since it's the older command and some older
Winbond chips only supported that one... but it seems that some older
Macronix parts for whatever reason chose to only support Fast Read Dual
I/O instead. So in order to make this work for as many parts as
possible, I guess we'll have to implement both. (Also, the Macronix
device ID situation is utter madness with different chips with different
capabilities often having the same ID, so we basically have to make a
best-effort guess to strike a trade-off between fast speeds and best
chance at supporting all chips. If this turns out to be a problem later,
we may have to add Kconfig overrides for this or resort to SFDP parsing,
although that would defeat the whole point of trying to be fast.)
BUG=b:193486682
TEST=Booted CoachZ (with Dual I/O)
Signed-off-by: Julius Werner <jwerner@chromium.org>
Change-Id: Ia1a20581f251615127f132eadea367b7b66c4709
Reviewed-on: https://review.coreboot.org/c/coreboot/+/56287
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Furquan Shaikh <furquan@google.com>
Diffstat (limited to 'src/include/pc80')
0 files changed, 0 insertions, 0 deletions