summaryrefslogtreecommitdiff
path: root/src/include/device/dram/ddr3.h
diff options
context:
space:
mode:
authorAngel Pons <th3fanbus@gmail.com>2021-03-28 13:49:39 +0200
committerAngel Pons <th3fanbus@gmail.com>2021-04-05 13:01:37 +0000
commit18571389d5f6a3882ad0512ead712233a3a117a6 (patch)
tree6257f551a08027e5430ae0dddde8017cc87730ec /src/include/device/dram/ddr3.h
parentafb3d7e7ecccdc1fbde66fe08252bd97de4df35d (diff)
device/dram/ddr3: Rename DDR3 SPD memory types
To avoid name clashes with definitions for other DRAM generations, rename the enum type and values to contain `ddr3` or `DDR3`. Change-Id: If3710149ba94b94ed14f03e32f5e1533b4bc25c8 Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/51896 Reviewed-by: Michael Niewöhner <foss@mniewoehner.de> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/include/device/dram/ddr3.h')
-rw-r--r--src/include/device/dram/ddr3.h36
1 files changed, 18 insertions, 18 deletions
diff --git a/src/include/device/dram/ddr3.h b/src/include/device/dram/ddr3.h
index 6afccebdff..17910ff4bd 100644
--- a/src/include/device/dram/ddr3.h
+++ b/src/include/device/dram/ddr3.h
@@ -51,23 +51,23 @@
* Module type (byte 3, bits 3:0) of SPD
* This definition is specific to DDR3. DDR2 SPDs have a different structure.
*/
-enum spd_dimm_type {
- SPD_DIMM_TYPE_UNDEFINED = 0x00,
- SPD_DIMM_TYPE_RDIMM = 0x01,
- SPD_DIMM_TYPE_UDIMM = 0x02,
- SPD_DIMM_TYPE_SO_DIMM = 0x03,
- SPD_DIMM_TYPE_MICRO_DIMM = 0x04,
- SPD_DIMM_TYPE_MINI_RDIMM = 0x05,
- SPD_DIMM_TYPE_MINI_UDIMM = 0x06,
- SPD_DIMM_TYPE_MINI_CDIMM = 0x07,
- SPD_DIMM_TYPE_72B_SO_UDIMM = 0x08,
- SPD_DIMM_TYPE_72B_SO_RDIMM = 0x09,
- SPD_DIMM_TYPE_72B_SO_CDIMM = 0x0a,
- SPD_DIMM_TYPE_LRDIMM = 0x0b,
- SPD_DIMM_TYPE_16B_SO_DIMM = 0x0c,
- SPD_DIMM_TYPE_32B_SO_DIMM = 0x0d,
+enum spd_dimm_type_ddr3 {
+ SPD_DDR3_DIMM_TYPE_UNDEFINED = 0x00,
+ SPD_DDR3_DIMM_TYPE_RDIMM = 0x01,
+ SPD_DDR3_DIMM_TYPE_UDIMM = 0x02,
+ SPD_DDR3_DIMM_TYPE_SO_DIMM = 0x03,
+ SPD_DDR3_DIMM_TYPE_MICRO_DIMM = 0x04,
+ SPD_DDR3_DIMM_TYPE_MINI_RDIMM = 0x05,
+ SPD_DDR3_DIMM_TYPE_MINI_UDIMM = 0x06,
+ SPD_DDR3_DIMM_TYPE_MINI_CDIMM = 0x07,
+ SPD_DDR3_DIMM_TYPE_72B_SO_UDIMM = 0x08,
+ SPD_DDR3_DIMM_TYPE_72B_SO_RDIMM = 0x09,
+ SPD_DDR3_DIMM_TYPE_72B_SO_CDIMM = 0x0a,
+ SPD_DDR3_DIMM_TYPE_LRDIMM = 0x0b,
+ SPD_DDR3_DIMM_TYPE_16B_SO_DIMM = 0x0c,
+ SPD_DDR3_DIMM_TYPE_32B_SO_DIMM = 0x0d,
/* Masks to bits 3:0 to give the dimm type */
- SPD_DIMM_TYPE_MASK = 0x0f,
+ SPD_DDR3_DIMM_TYPE_MASK = 0x0f,
};
/**
@@ -120,7 +120,7 @@ union dimm_flags_ddr3_st {
*/
struct dimm_attr_ddr3_st {
enum spd_memory_type dram_type;
- enum spd_dimm_type dimm_type;
+ enum spd_dimm_type_ddr3 dimm_type;
u16 cas_supported;
/* Flags extracted from SPD */
union dimm_flags_ddr3_st flags;
@@ -173,7 +173,7 @@ typedef u8 spd_raw_data[256];
u16 spd_ddr3_calc_crc(u8 *spd, int len);
u16 spd_ddr3_calc_unique_crc(u8 *spd, int len);
int spd_decode_ddr3(struct dimm_attr_ddr3_st *dimm, spd_raw_data spd_data);
-int spd_dimm_is_registered_ddr3(enum spd_dimm_type type);
+int spd_dimm_is_registered_ddr3(enum spd_dimm_type_ddr3 type);
void dram_print_spd_ddr3(const struct dimm_attr_ddr3_st *dimm);
int spd_xmp_decode_ddr3(struct dimm_attr_ddr3_st *dimm,
spd_raw_data spd,