summaryrefslogtreecommitdiff
path: root/src/include/cpu
diff options
context:
space:
mode:
authorFrans Hendriks <fhendriks@eltan.com>2018-12-17 11:51:34 +0100
committerPatrick Georgi <pgeorgi@google.com>2018-12-19 05:50:48 +0000
commit9622024a95e140fcbf8a28d131688b8db039b2c8 (patch)
tree923261351f88ada54056da66cec174b752fb079f /src/include/cpu
parent3f6891108b053f917b18b3fabebaa85c93249c27 (diff)
soc/intel/braswell/linclude/soc/device_nvs.h: Fix typo
Use 'BAR 1' for the bar1 structure fields. BUG=N/A TEST=Intel CherryHill CRB Change-Id: I1d1278f549fc8a2f3e743e2e2019d3e5f7005614 Signed-off-by: Frans Hendriks <fhendriks@eltan.com> Reviewed-on: https://review.coreboot.org/c/30277 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Matt DeVillier <matt.devillier@gmail.com>
Diffstat (limited to 'src/include/cpu')
0 files changed, 0 insertions, 0 deletions