summaryrefslogtreecommitdiff
path: root/src/include/base3.h
diff options
context:
space:
mode:
authorSubrata Banik <subrata.banik@intel.com>2019-08-10 21:43:12 +0530
committerSubrata Banik <subrata.banik@intel.com>2019-08-12 05:24:19 +0000
commit8adaffcbed6372970f34b85177bd42bb508d03e2 (patch)
tree2d21ff7d3347fc043f572c9d4dd091f3c59601db /src/include/base3.h
parente2e1f12265e8591431280c28070b452d449a0131 (diff)
soc/intel/common: Fix typo mistake in cache_as_ram.S
Change-Id: I14c0e87012bdbaaff50844ed097b66e2221b1e08 Signed-off-by: Subrata Banik <subrata.banik@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/34818 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-by: V Sowmya <v.sowmya@intel.com>
Diffstat (limited to 'src/include/base3.h')
0 files changed, 0 insertions, 0 deletions