diff options
author | Maulik V Vaghela <maulik.v.vaghela@intel.com> | 2021-06-07 19:33:46 +0530 |
---|---|---|
committer | Patrick Georgi <pgeorgi@google.com> | 2021-07-15 14:07:20 +0000 |
commit | 63e34c4d34996934b70e1f67d115a3e95eb5c39d (patch) | |
tree | 4768e76bdc79238aeea201bb39863ed0b5c1bb59 /src/ec/compal | |
parent | df5062215fadc0b028e92cc2d7c521d3b1a5e73d (diff) |
soc/intel/alderlake: Add virtual GPIOs for community 1
Alder Lake SoC has virtual GPIOs for community 1 which was being
programmed by FSP and hence was skipped by coreboot. As part of
moving most of the GPIO programming to coreboot, we're skipping this
programming in FSP now.
TEST=Check register offset to see if programming is correct.
Change-Id: I4d48553d14465df50e5aaaf27ab26c6a1b70d4cf
Signed-off-by: Maulik V Vaghela <maulik.v.vaghela@intel.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/55270
Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/ec/compal')
0 files changed, 0 insertions, 0 deletions